GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 124
Document Classification: Proprietary Information
May 21, 2002, Preliminary
describes the double cycle signal routing topologies on the DIMM module. In the selected memory con-
figuration, there are eight SDRAM devices placed on the DIMM (1 row DIMM).
Figure 74: Double Cycle Signal Routing on the DIMM Module
Table 25:
Trace Length for Double Cycle Signal Topologies
Comp
Width
#o f
Loads
L0
L1
L2
L3
L 4
L5
M in
Max
Min
Max
M in
Max
Min
Max
Mi n
Max
Min
Max
x32
2/3/4/6
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
Add for x16
x8 components
Add for x16 and
x8 components
SDRAM
Pin
L5
SDRAM
Pin
L5
Add for x32 and
x8 components
SDRAM
Pin
L5
Add for x32 and
x8 components
SDRAM
Pin
L5
SDRAM
Pin
L0
DIMM
Connector
Add for
ECC Option
L4
SDRAM
Pin
Add for
ECC Option
L4
SDRAM
Pin
Add for
x8 components
SDRAM
Pin
L5
Add for
x8 components
SDRAM
Pin
L5
Add for x16and
x8 components
SDRAM
Pin
L5
Add for x16 and
x8 components
SDRAM
Pin
L5
Add for
x8 components
SDRAM
Pin
L5
Add for
x8 components
SDRAM
Pin
L5
Add for x16
x8 components
SDRAM
Pin
L5
Add for x16
x8 components
SDRAM
Pin
L5
Add for x32
x8 components
SDRAM
Pin
L5
Add for x32
x8 components
SDRAM
Pin
L5
SDRAM
Pin
L5
SDRAM
Pin
L5
L3
L3
L3
L2
L1
L2
L3
L3
L3