GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 110
Document Classification: Proprietary Information
May 21, 2002, Preliminary
The following sections describe the routing requirements associated with each signal group
The timing simulation of the SDRAM interface depends on the memory configuration (i.e., number of devices for
each physical bank, number of physical banks, device type, etc.). The simulation represent a configuration of one
physical bank with eight devices (single cycle DIMM).
15.4.1 Clock Timing
The GT-64260A supports a few SDRAM clock configurations. For more information on the supported configura-
tions, see
Section 19. "Clocks" on page 143
or
AN-82: SDRAM Clocking Schemes in the GT-642xxA
.
Note
When SDRAM DIMM is used, the designer must take into consideration the clock signal’s delay and load
on the DIMM.
describes the clock topology on the DIMM.
Chip select
SCS[3:0]
Double cycle signals
DAdr[12:0]
BA[1:0]
SRAS
SCAS
DWr
Table 18:
Signal Topology Categories (Continued)
Group
Signals in group