Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 9
List of Figures
Figure 1: GT-64260A Interfaces ..........................................................................................................................12
Figure 2: Typical GT-64260A System Configuration ...........................................................................................13
Figure 3: PCI Reads from Cache Coherent Regions ..........................................................................................19
Figure 4: PPC750FX CPU Keeper ...................................................................................................................23
Figure 5: Multi-GT System Architecture ..............................................................................................................25
Figure 6: 2 CPUs Connection Through Internal 60x Arbiter ...............................................................................27
Figure 7: Two CPUs Connected Through an External Arbiter.............................................................................28
Figure 8: Interrupt Pins’ Connectivity...................................................................................................................30
Figure 9: CPU to CPU Cache Coherency Data Flow ..........................................................................................30
Figure 10: IBM RISCWatchTM JTAG to HRESET, TRST, and SRESET pin Connector ......................................31
Figure 11: Motorola JTAG to HRESET and TRST pin Connector.........................................................................31
Figure 12: JTAG/COP 16 Pin Connectors.............................................................................................................32
Figure 13: SDRAM Connection for Regular SDRAM/Heavy Load Mode ..............................................................37
Figure 14: SDRAM Connection for Registered SDRAM Mode..............................................................................38
Figure 15: Two Read Interleaving from Different Virtual Banks ..........................................................................43
Figure 16: Single Read Access to Non-open Page ............................................................................................44
Figure 17: Single Read Access to Open Page ...................................................................................................44
Figure 18: Typical P2P System Configuration.......................................................................................................46
Figure 19: I/O P2P Transaction Example ..............................................................................................................47
Figure 20: Three Device Connection Example .....................................................................................................52
Figure 21: 8-bit Device Connection Example .......................................................................................................54
Figure 22: 16-bit Device Connection Example .....................................................................................................55
Figure 23: 32-bit Device Connection Example .....................................................................................................57
Figure 24: Device Burst Read Example ................................................................................................................58
Figure 25: Device Burst Write Example.................................................................................................................59
Figure 26: SCD Pipeline Sync Burst SRAM Read Example ................................................................................60
Figure 27: DCD Pipeline Sync Burst SRAM Read Example ............................................................................60
Figure 28: SDMA Descriptor Format ............................................................................................................63
Figure 29: Rx Descriptor Chain ............................................................................................................................65
Figure 30: Disconnecting the Descriptor Chain .....................................................................................................66
Figure 31: Releasing the Descriptor Chain...........................................................................................................67
Figure 32: GT-64260A I2C Interface Connection to SDRAM DIMMS ..................................................................71
Figure 33: GPP Configured as Input .....................................................................................................................75
Figure 34: MPP Interrupt Outputs..........................................................................................................................76
Figure 35: DMA Controller General Flow ..............................................................................................................80
Figure 36: Interrupt Routing Example....................................................................................................................83
Figure 37: GT-64260A Interrupt Routing Architecture...........................................................................................84
Figure 38: Interrupt Handling Procedure ...............................................................................................................85
Figure 39: External Interrupt Controller .........................................................................................................86
Figure 40: Inbound Circular Queue .......................................................................................................................88
Figure 41: Outbound Circular Queue ....................................................................................................................89
Figure 42: GT-64260A Overshoot/Undershoot Voltage ..................................................................................90
Figure 43: GT-64260A Test Circuit (Cload = 15pf)................................................................................................92