GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 52
Document Classification: Proprietary Information
May 21, 2002, Preliminary
Figure 20: Three Device Connection Example
Notes
•
Since the AD bus is used to configure the GT-64260A at reset, the latch and/or transceivers must NOT
implement "bus hold".
•
The CS* pins must be qualified with CSTiming* to generate the specific device chip select (e.g.,
Device_CS* = [CSTiming* ‘OR’ CS*0]). Also, the DevRW* pin must be qualified with CSTiming* to
generate a read or write cycle indication. This pin must be used as an output enable pin and not
replace the WR*[3:0] pins. The CSTiming* pin is active for the entire device access time specified in
the device timing parameters register.
•
Since it is in High-Z for two cycles after reset de-assertion, pull up the CSTiming* pin. This may cause
an erroneous qualification of the Device_CS* pins. Alternatively, it is possible to mask the CSTiming*
with a delayed SysRst* pin for two cycles.
GT-64260A
AD[31:0]
Latch
Xeiver
(option)
Device #1
Device #2
Device #3
Device Data
16
b
it
8 bi
t
ALE
PLD
BAdr[2:0]
3
2
bi
t
Device Address
WR*[3:0]
WR
*[
3:
0]
WR
*[
1:
0]
WR
*0
Device3_CS*
Device2_CS*
Device1_CS*
C
S
T
imi
ng
*
OE*
DI
R = O
E
*
CS
*[
3:
0]
, B
oo
tC
S
*, D
ev
R
W*