SDRAM Interface Design Considerations
Layout Instructions
Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 127
Figure 76: Device Placement Example
15.5.2 Routing
The SDRAM interface traces must be 55 to 65 Ohm impedance.
The SDRAM and GT-64260A clocks (see
Section 19. "Clocks" on page 143
) must be routed on separate layers
from the other signals.
Note
The point-to-multipoint topology signals should be routed in a V or T shape.
GT-64260A
CPU interface
PCI0
PCI1
SDRAM
Comm.
Device
A B C D . . .
.
.
.
4
3
2
1
DIMM1
DIMM0
1
1