GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 102
Document Classification: Proprietary Information
May 21, 2002, Preliminary
The timing requirements for multiple GT-64260As to a single CPU (based on
and
are:
Tcycle > Toutput_delay(CPU) + Tsetup(GT-64260A) + Tdelay(fly_time) + Tclock_skew
10 > 3 + 4.5 + Tdelay(fly_time) + 0.5
Tdelay(fly_time) < 2 ns
shows a simulation of 1.1 ns delay trace. The fly time is measured from the CPU reference point that
14.4.1 "Calculating the Reference Point" on page 92
(2.1 ns) to the Vil measured on the GT-
(board simulation).
Figure 54: 1.1 ns Delay Trace Simulation
The GT-64260A to CPU calculation is the same as the single GT-64260A and a single CPU but the longest path is
from one GT-64260A to the other GT-64260A.
Note
For the multiple GT-64260As configuration, separate AC timings must be used. See the GT-64260A
datasheet’s "AC Timing" section or contact a Marvell FAE for more information.