GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 60
Document Classification: Proprietary Information
May 21, 2002, Preliminary
6.7
Syncburst SRAM
Syncburst SRAM devices can be connected to the GT-64260A device interface. It is recommended to use pipe-
lined syncburst SRAM devices since they are designed for 133 MHz or higher frequencies.
When using a Single Cycle Deselect (SCD) pipelined syncburst SRAM, an external logic must be used to extend
the CS and Read (DevRW*) pins for one cycle on read transactions because the SRAM outputs are disabled
within one clock cycle after deselect. (See
Figure 26: SCD Pipeline Sync Burst SRAM Read Example
When using Dual Cycle Deselect (DCD) pipelined syncburst SRAM, no external logic is needed because the
SRAM outputs are disabled within two clock cycles after deselect. (See
.)
Figure 27: DCD Pipeline Sync Burst SRAM Read Example
BAdrSkew = 2
Address
D0
D2
D1
D3
A0
A1
A2
A3
TClk
ALE
AD[31:0]
CSTiming*
BAdr[2:0]