
54
ECP5 and ECP5-5G Hi
g
h-Speed I/O Interface
If the user chooses to generate the Clock/Address/Command signals then the settings in the Clock/Address/Com-
mand Tab are active and can be set up as required.
Figure 48 shows the Clock/Address/Command Tab of the DDR memory Catalog.
Data Width
DDR memory interface data width DDR2, DDR3, DDR3L:
8, 16, 24, 32, 40, 48, 56, 64, 72
LPDDR2, LPDDR3:
16, 32
16
Number of DQ per DQS
Number of associated DQ per DQS
pin
DDR2, DDR3, DDR3L:
4, 8
LPDDR2, LPDDR3: 8
8
Total number of DQS
Groups
Total number of DQS groups. Not
user selectable, display only.
Data width/number of DQ per DQS
group
2
DQS Buffer Configuration
for DDR2
DDR2 DQS IO buffer type selection Single-ended, Differential
Single-ended
Clock / Address / Com-
mand
Clock/address/command pins
added with this option checked
ENABLED, DISABLED
DISABLED
Data Mask
Data mask pins added with this
option checked
ENABLED, DISABLED
DISABLED
Enable Dynamic Margin
Control on Clock Delay
Dynamic margin control ports
added with this option checked
ENABLED, DISABLED
DISABLED
Generate PLL with this
module
PLL included with this option
checked
ENABLED, DISABLED
DISABLED
PLL Input Clock Fre-
quency
Input reference clock frequency
10 MHz - 400 MHz
-
CLKI Input Buffer Type
The I/O Standard for the PLL Ref-
erence Clock
List of Legal Input Standards,
None (if coming from fabric)
LVCMOS25
Actual DDR Memory Fre-
quency
Calculated actual memory bus fre-
quency. Not user selectable, dis-
play only.
GUI Option
Description
Ran
g
e
Default Value