Port Name
Width
Direction
Desription
axi_0_0_arsize
3
Input
Burst Size. This signal indicates the size of each
transfer in the burst.
• 0b101 = 32 Bytes
• 0b110 = 64 Bytes
axi_0_0_arburst
2
Input
Burst Type. The burst type and the size
information determine how the address for
each transfer within the burst is calculated. The
HBMC does not support more than one burst at
a time.
axi_0_0_arprot
3
Input
Protection Type. [Reserved for Future Use]
Indicates the privilege and security level of the
transaction, and whether the transaction is a
data access or an instruction access.
• 3'b000 = No protection
axi_0_0_arqos
4
Input
Quality of Service. The Quality of Service
identifier sent for each write transaction.
• 4’b1111 = High priority
• 4’b0000 = Normal priority
axi_0_0_aruser
1
Input
User Signal for auto-precharge.
• 1’b0 = No auto-precharge
• 1’b1 = Auto-precharge
axi_0_0_arvalid
1
Input
Read address valid. Indicates that the channel
signals valid read address and control
information.
axi_0_0_arready
1
Output
Read address ready. Indicates that the slave is
ready to accept an address and associated
control signals.
Table 19.
User Port 0’s Read Data Channel
Port Name
Width
Direction
Description
axi_0_0_rid
ARID_WIDTH
Output
Read ID tag. The ID tag for the read data
group of signals generated by the slave.
axi_0_0_rdata
128
Output
Read data.
axi_0_0_ruser_data
16
Output
Extra Read Data (AXI RUSER port). Carries
additional data coming from CB bits on HBM2
interface.
axi_0_0_ruser_err_dbe
1
Output
Double-Bit-Error (AXI RUSER port). Carries
DBE information, aligned to
u0_rvalid
. 1’b1
indicates error.
axi_0_0_rresp
2
Output
Read response. Indicates the status of the
read transfer:
• 2’b00 = OKAY
axi_0_0_rlast
1
Output
Read last. Indicates the last transfer in a read
burst.
axi_0_0_rvalid
1
Output
Read valid. Indicates that the channel is
signaling the required read data.
axi_0_0_rready
1
Input
Read ready. Indicates that the master can
accept the read data and response
information.
5 Intel Stratix 10 MX HBM2 IP Interface
UG-20031 | December 2017
Intel
®
Stratix
®
10 MX HBM2 IP User Guide
35