Intel® PXA255 Processor Developer’s Manual
14-15
Inter-Integrated-Circuit Sound (I2S) Controller
14.7
Interrupts
The following SASR0 status bits, if enabled, interrupt the processor:
•
Receive FIFO Service DMA Request (RFS)
•
Transmit FIFO Service DMA Request (TFS)
•
Transmit Under-run (TUR)
•
Receive Over-run (ROR).
Note:
For further details, see
Section 14.6.3
.
14.8
I
2
S Controller Register Summary
All registers are word addressable (32 bits wide) and hence increment in units of 0x00004. All
I2SC registers are mapped in the address range of 0x4040_0000 through 0x4040_0080, as shown
in
Table 14-12
.
Figure 14-3. Transmit and Receive FIFO Accesses Through the SADR
TxEntry0
TxEntry1
TxEntry2
TxEntry3
TxEntry15
31
Right
Left
16 15
0
RxEntry0
RxEntry1
RxEntry2
RxEntry3
RxEntry15
31
Right
Left
16 15
0
SADR Register
31
0
Processor/DMA
TxFIFO
Written
Processor/DMA
RxFIFO
Read
PCM Transmit FIFO
PCM Receive FIFO
Write
Read
Transmit Data
Receive Data
Summary of Contents for PXA255
Page 1: ...Intel PXA255 Processor Developer s Manual January 2004 Order Number 278693 002 ...
Page 24: ...xxiv Intel PXA255 Processor Developer s Manual Contents ...
Page 30: ...1 6 Intel PXA255 Processor Developer s Manual Introduction ...
Page 310: ...7 46 Intel PXA255 Processor Developer s Manual LCD Controller ...
Page 330: ...8 20 Intel PXA255 Processor Developer s Manual Synchronous Serial Port Controller ...
Page 358: ...9 28 Intel PXA255 Processor Developer s Manual I2 C Bus Interface Unit ...
Page 488: ...13 36 Intel PXA255 Processor Developer s Manual AC 97 Controller Unit ...
Page 572: ...16 30 Intel PXA255 Processor Developer s Manual Network SSP Serial Port ...
Page 599: ...Intel PXA255 Processor Developer s Manual 17 27 Hardware UART ...
Page 600: ......