6-20
Intel® PXA255 Processor
Developer’s Manual
Memory Controller
1x12x10x16
23 22 21 20 19 18 17 16 15 14 13 12 11
23
‘0’ 10 9
8
7
6
5
4
3
2
1
1x12x11x32
25 24 23 22 21 20 19 18 17 16 15 14 13
25 12 ‘0’ 11 10 9
8
7
6
5
4
3
2
1x12x11x16
24 23 22 21 20 19 18 17 16 15 14 13 12
24 11 ‘0’ 10 9
8
7
6
5
4
3
2
1
1x13x8x32
23 22 21 20 19 18 17 16 15 14 13 12 11 10
23
‘0’
9
8 7
6
5
4
3
2
1x13x8x16
22 21 20 19 18 17 16 15 14 13 12 11 10 9
22
‘0’
8
7 6
5
4
3
2
1
1x13x9x32
24 23 22 21 20 19 18 17 16 15 14 13 12 11
24
‘0’
10 9
8 7
6
5
4
3
2
1x13x9x16
23 22 21 20 19 18 17 16 15 14 13 12 11 10
23
‘0’
9
8
7 6
5
4
3
2
1
1x13x10x32
25 24 23 22 21 20 19 18 17 16 15 14 13 12
25
‘0’ 11 10 9
8
7
6
5
4
3
2
1x13x10x16
24 23 22 21 20 19 18 17 16 15 14 13 12 11
24
‘0’ 10 9
8
7
6
5
4
3
2
1
1x13x11x32
13 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12 ‘0’ 11 10 9
8
7
6
5
4
3
2
1x13x11x16
25 24 23 22 21 20 19 18 17 16 15 14 13 12
25
11 ‘0’ 10 9
8
7
6
5
4
3
2
1
2x11x8x32
22 21 20 19 18 17 16 15 14 13 12 11 10
22 21 ‘0’
9
8 7
6
5
4
3
2
2x11x8x16
21 20 19 18 17 16 15 14 13 12 11 10 9
21 20 ‘0’
8
7 6
5
4
3
2
1
2x11x9x32
23 22 21 20 19 18 17 16 15 14 13 12 11
23 22 ‘0’
10 9
8 7
6
5
4
3
2
2x11x9x16
22 21 20 19 18 17 16 15 14 13 12 11 10
22 21 ‘0’
9
8
7 6
5
4
3
2
1
2x11x10x32
24 23 22 21 20 19 18 17 16 15 14 13 12
24 23 ‘0’ 11 10 9
8 7
6
5
4
3
2
2x11x10x16
23 22 21 20 19 18 17 16 15 14 13 12 11
23 22 ‘0’ 10 9
8
7 6
5
4
3
2
1
2x11x11x32
NOT VALID (illegal addressing combination)
NOT VALID (illegal addressing combination)
2x11x11x16
NOT VALID (illegal addressing combination)
NOT VALID (illegal addressing combination)
2x12x8x32
23 22 21 20 19 18 17 16 15 14 13 12 11 10
23 22
‘0’
9
8 7
6
5
4
3
2
2x12x8x16
22 21 20 19 18 17 16 15 14 13 12 11 10 9
22 21
‘0’
8
7 6
5
4
3
2
1
2x12x9x32
24 23 22 21 20 19 18 17 16 15 14 13 12 11
24 23
‘0’
10 9
8 7
6
5
4
3
2
2x12x9x16
23 22 21 20 19 18 17 16 15 14 13 12 11 10
23 22
‘0’
9
8
7 6
5
4
3
2
1
2x12x10x32
25 24 23 22 21 20 19 18 17 16 15 14 13 12
25 24
‘0’ 11 10 9
8
7
6
5
4
3
2
2x12x10x16
24 23 22 21 20 19 18 17 16 15 14 13 12 11
24 23
‘0’ 10 9
8
7
6
5
4
3
2
1
2x12x11x32
26 25 24 23 22 21 20 19 18 17 16 15 14 13
26 25 12 ‘0’ 11 10 9
8
7
6
5
4
3
2
2x12x11x16
25 24 23 22 21 20 19 18 17 16 15 14 13 12
25 24 11 ‘0’ 10 9
8
7
6
5
4
3
2
1
Table 6-7. External to Internal Address Mapping for Normal Bank Addressing (Sheet 2 of 3)
# Bits
Bank x
Row x
Col x
Data
External Address pins at SDRAM RAS Time
MA<24:10>
External Address pins at SDRAM CAS Time
MA<24:10>
24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
Summary of Contents for PXA255
Page 1: ...Intel PXA255 Processor Developer s Manual January 2004 Order Number 278693 002 ...
Page 24: ...xxiv Intel PXA255 Processor Developer s Manual Contents ...
Page 30: ...1 6 Intel PXA255 Processor Developer s Manual Introduction ...
Page 310: ...7 46 Intel PXA255 Processor Developer s Manual LCD Controller ...
Page 330: ...8 20 Intel PXA255 Processor Developer s Manual Synchronous Serial Port Controller ...
Page 358: ...9 28 Intel PXA255 Processor Developer s Manual I2 C Bus Interface Unit ...
Page 488: ...13 36 Intel PXA255 Processor Developer s Manual AC 97 Controller Unit ...
Page 572: ...16 30 Intel PXA255 Processor Developer s Manual Network SSP Serial Port ...
Page 599: ...Intel PXA255 Processor Developer s Manual 17 27 Hardware UART ...
Page 600: ......