Intel® PXA255 Processor Developer’s Manual
6-69
Memory Controller
6.8.5
Expansion Card Interface Timing Diagrams and Parameters
Figure 6-29
shows a 16-bit access to a 16-bit memory or I/O device. When common memory is
accessed, the MCMEM0 and MCMEM1 registers are used, depending on whether card socket 0 or
1 is addressed. MCIO0 and MCIO1 are used for I/O accesses and MCATT0 and MCATT1 are used
for access to attribute memory.
Figure 6-29. 16-Bit PC Card Memory or I/O 16-Bit (Half-word) Access
x_ASST_HOLD
x_ASS wait states
x_HOLD
x_SET
0ns
50ns
100ns
150ns
MEMCLK
MA,nPREG,PSKTSEL
nPCE2,nPCE1
nPWE,nPOE,nPIOW,nPIOR
RDnWR
nIOIS16
nPWAIT
read_data
write_data
Summary of Contents for PXA255
Page 1: ...Intel PXA255 Processor Developer s Manual January 2004 Order Number 278693 002 ...
Page 24: ...xxiv Intel PXA255 Processor Developer s Manual Contents ...
Page 30: ...1 6 Intel PXA255 Processor Developer s Manual Introduction ...
Page 310: ...7 46 Intel PXA255 Processor Developer s Manual LCD Controller ...
Page 330: ...8 20 Intel PXA255 Processor Developer s Manual Synchronous Serial Port Controller ...
Page 358: ...9 28 Intel PXA255 Processor Developer s Manual I2 C Bus Interface Unit ...
Page 488: ...13 36 Intel PXA255 Processor Developer s Manual AC 97 Controller Unit ...
Page 572: ...16 30 Intel PXA255 Processor Developer s Manual Network SSP Serial Port ...
Page 599: ...Intel PXA255 Processor Developer s Manual 17 27 Hardware UART ...
Page 600: ......