GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
40
Signal Name
Signal Description
PC Pin
No.
Signal Name
Signal Description
PC Pin
No.
DA0_D0
DA Output Bit 0
1
DGND
Digital Ground
22
DGND
Digital Ground
2
DA0_D11
DA Output Bit 11
23
DA0_D1
DA Output Bit 1
3
DGND
Digital Ground
24
DGND
Digital Ground
4
DA0_CLK
DA Input Sample Clock
25
DA0_D2
DA Output Bit 2
5
26
DGND
Digital Ground
6
+3.3V
+3.3 VDC Input
27
DA0_D3
DA Output Bit 3
7
+5V
+5 VDC Input
28
DGND
Digital Ground
8
+3.3V
+3.3 VDC Input
29
DA0_D4
DA Output Bit 4
9
+5V
+5 VDC Input
30
DGND Digital
Ground 10
31
DA0_D5
DA Output Bit 5
11
D_BUS1
Daughter PC Data Bus 1
32
DGND
Digital Ground
12
D_BUS2
Daughter PC Data Bus 2
33
DA0_D6
DA Output Bit 6
13
D_BUS3
Daughter PC Data Bus 3
34
DGND
Digital Ground
14
D_BUS4
Daughter PC Data Bus 4
35
DA0_D7
DA Output Bit 7
15
D_BUS5
Daughter PC Data Bus 5
36
DGND
Digital Ground
16
D_BUS6
Daughter PC Data Bus 6
37
DA0_D8
DA Output Bit 8
17
D_BUS7
Daughter PC Data Bus 7
38
DGND Digital
Ground 18 DGND Digital
Ground 39
DA0_D9
DA Output Bit 9
19
DGND
Digital Ground
40
DGND Digital
Ground 20 DGND Digital
Ground 41
DA0_D10
DA Output Bit 10
21
DGND
Digital Ground
42
13.4.3.2
GVA-DA9762 to GVA-395 Interface Table
Signal Name
PC Pin No.
AC FPGA
PC #2 Pin No.
AC FPGA
PC #3 Pin No.
AC FPGA
PC #4 Pin No.
AC FPGA
PC #5 Pin No.
DA0_D0 1 E1
M1 AA1 AE2
DA0_D1 3 E2
M2 AA2 AF2
DA0_D2 5 E3
M3 AA4 AF3
DA0_D3 7 G1
L4 AA5 AH1
DA0_D4 9 G2
P2 AD1 AH2
DA0_D5 11 G3
N4 AC2 AH3
DA0_D6 13 F4
P3 AC3 AK2
DA0_D7 15 F5
P5 AC4 AL1
DA0_D8 17 J1
N6 AB6 AH6
DA0_D9 19 J3
T2 AD5 AJ4
DA0_D10 21 J4
T3 AE4 AF5
DA0_D11 23 J5
R4 V5 AF6
DA0_CLK 25 U1
U3 V1 W4
13.4.3.3
GVA-DA9762 to GVA-395 AC FPGA PC No. 2-5 Connection Table