GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
16
9.0
AC FPGA (U12)
9.1
AC FPGA (U12) to Daughter I/O PCB Interface.
. The data is then transferred to the Xilinx AC FPGA (U12). The data may then be processed by the FPGA.
Signal
PC9 Pin No.
AC FPGA Pin
Signal
PC10 Pin No.
AC FPGA Pin
AD4_DN0 1
M1 DA4_DN0 1
K31
AD4_DP0 2
L1 DA4_DP0 2
K30
AD4_DN1 3
M2 DA4_DN1 3
M34
AD4_DP1 4
L2 DA4_DP1 4
L34
AD4_DN2 5
M3 DA4_DN2 5
M33
AD4_DP2 6
L3 DA4_DP2 6
L33
AD4_DN3 7
L4 DA4_DN3 7
M32
AD4_DP3 8
K4 DA4_DP3 8
L32
AD4_DN4 9
P2 DA4_DN4 9
M31
AD4_DP4 10
N2 DA4_DP4 10
L31
AD4_DN5 11
N4 DA4_DN5 11
L30
AD4_DP5 12
M4 DA4_DP5 12
K29
AD4_DN6 13
P3 DA4_DN6 13
L29
AD4_DP6 14
N3 DA4_DP6 14
M29
AD4_DN7 15
P5 DA4_DN7 15
P33
AD4_DP7 16
N5 DA4_DP7 16
N33
AD4_DN8 17
N6 DA4_DN8 17
P32
AD4_DP8 18
P6 DA4_DP8 18
N32
AD4_DN9 19
T2 DA4_DN9 19
P31
AD4_DP9 20
R1 DA4_DP9 20
N31
AD4_DN10 21
T3 DA4_DN10 21
P30
AD4_DP10 22
R3 DA4_DP10 22
N30
AD4_DN11 23
R4 DA4_DN11 23
N29
AD4_DP11 24
P4 DA4_DP11 24
P29
AD4_CLKN 25
U3 DA4_CLKN 25
U34
AD4_CLK 26
V4 DA4_CLK 26
U33
+3.3V
27
No. Connect
+3.3V
27
No. Connect
+3.3V
28
No. Connect
+3.3V
28
No. Connect
+5V
29
No. Connect
+5V
29
No. Connect
+5V
30
No. Connect
+5V
30
No. Connect
AD4_DN12 31 K18
(GCLKP)
DA4_DN12 31
R28
AD4_DP12 32 J18
(GCLKS)
DA4_DP12 32
R29
AD4_DN13 33
L6 DA4_DN13 33
U30
AD4_DP13 34
M6 DA4_DP13 34
T30
AD4_DN14 35
N7 DA4_DN14 35
T29
AD4_DP14 36
M7 DA4_DP14 36
U29
AD4_DN15 37
N8 DA4_DN15 37
U28
AD4_DP15 38
P8 DA4_DP15 38
T28
DGND
39
No. Connect
DGND
39
No. Connect
DGND
40
No. Connect
DGND
40
No. Connect
DGND
41
No. Connect
DGND
41
No. Connect
DGND
42
No. Connect
DGND
42
No. Connect
DGND
43
No. Connect
DGND
43
No. Connect
9.1.1.1
AC FPGA (U12) to PC9 and PC10 Interconnection Table