GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
17
9.2
AC FPGA HP Logic Analyzer Mictor Connector
Signal
HC1 Pin No.
AC FPGA Pin No.
No Connection
1
No Connection
2
No Connection
3
No Connection
4
HP1_SIG0 5
C7
HP1_SIG1 6
C8
HP1_SIG2 7
C13
HP1_SIG3 8
C14
HP1_SIG4 9
C16
HP1_SIG5 10
C15
HP1_SIG6 11
D9
HP1_SIG7 12
C9
HP1_SIG8 13
C11
HP1_SIG9 14
C12
HP1_SIG10 15
D12
HP1_SIG11 16
D13
HP1_SIG12 17
D10
HP1_SIG13 18
D11
HP1_SIG14 19
E8
HP1_SIG15 20
E9
HP1_SIG16 21
E13
HP1_SIG17 22
E14
HP1_SIG18 23
F14
HP1_SIG19 24
F13
HP1_SIG20 25
G12
HP1_SIG21 26
G13
HP1_SIG22 27
F15
HP1_SIG23 28
G15
HP1_SIG24 29
G16
HP1_SIG25 30
G17
HP1_SIG26 31
F16
HP1_SIG27 32
F17
HP1_SIG28 33
E11
HP1_SIG29 34
E10
HP1_SIG30 35
F10
HP1_SIG31 36
G9
HP1_SIG32 37
G10
HP1_SIG33 38
G11
DGND 39
No
Connection
DGND 40
No
Connection
DGND 41
No
Connection
DGND 42
No
Connection
DGND 43
No
Connection
9.2.1.1
AC FPGA (U12) to HC1 Interconnection Table