GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
20
10.0
DP FPGA (U14)
10.1
DP FPGA (U14) to Daughter I/O PCB Interface.
. The data is then transferred to the Xilinx DP FPGA (U14). The data may then be processed by the FPGA.
Signal
PC11 Pin No.
DP FPGA Pin
Signal
PC12 Pin No.
DP FPGA Pin
AD5_DN0 1
F31 DA5_DN0 1
K31
AD5_DP0 2
E31 DA5_DP0 2
K30
AD5_DN1 3
G32
DA5_DN1 3
M34
AD5_DP1 4
F32 DA5_DP1 4
L34
AD5_DN2 5
K33
DA5_DN2 5
M33
AD5_DP2 6
J33 DA5_DP2 6
L33
AD5_DN3 7
L27
DA5_DN3 7
M32
AD5_DP3 8
M27
DA5_DP3 8
L32
AD5_DN4 9
E32
DA5_DN4 9
M31
AD5_DP4 10
D32 DA5_DP4 10
L31
AD5_DN5 11
J31 DA5_DN5 11
L30
AD5_DP5 12
H31 DA5_DP5 12
K29
AD5_DN6 13
J29 DA5_DN6 13
N28
AD5_DP6 14
H28 DA5_DP6 14
M28
AD5_DN7 15
L28 DA5_DN7 15
P32
AD5_DP7 16
K28 DA5_DP7 16
N32
AD5_DN8 17
G34 DA5_DN8 17
U30
AD5_DP8 18
F34 DA5_DP8 18
T30
AD5_DN9 19
J26 DA5_DN9 19
P31
AD5_DP9 20
K27 DA5_DP9 20
N31
AD5_DN10 21
E34 DA5_DN10 21
P30
AD5_DP10 22
D34 DA5_DP10 22
N30
AD5_DN11 23
G33 DA5_DN11 23
N27
AD5_DP11 24
F33 DA5_DP11 24
P27
AD5_CLKN 25
E33 DA5_CLKN 25
U28
AD5_CLK 26
D33 DA5_CLK 26
T28
+3.3V
27
No. Connect
+3.3V
27
No. Connect
+3.3V
28
No. Connect
+3.3V
28
No. Connect
+5V
29
No. Connect
+5V
29
No. Connect
+5V
30
No. Connect
+5V
30
No. Connect
AD5_DN12 31
M25 DA5_DN12 31
P33
AD5_DP12 32
N25 DA5_DP12 32
N33
AD5_DN13 33
M26 DA5_DN13 33
U26
AD5_DP13 34
N26 DA5_DP13 34
U27
AD5_DN14 35
J32 DA5_DN14 35
U34
AD5_DP14 36
H32 DA5_DP14 36
U33
AD5_DN15 37
H29 DA5_DN15 37
V31
AD5_DP15 38
G29 DA5_DP15 38
U31
DGND
39
No. Connect
DGND
39
No. Connect
DGND
40
No. Connect
DGND
40
No. Connect
DGND
41
No. Connect
DGND
41
No. Connect
DGND
42
No. Connect
DGND
42
No. Connect
DGND
43
No. Connect
DGND
43
No. Connect
10.1.1.1
DP FPGA (U14) to PC11 and PC12 Interconnection Table