6 Configuration Mode Introduction
6.4 SSPI
UG290-2.5.2E
60(98)
instructions.
Figure 6-34 Write Enable (0x15) Timing
Note!
At CS high level, more than two clocks should be given to SCLK to drive FPGA to identify
CS signal. This rule also applies to other instructions.
Write Disable (0x3A00)
After finishing sending data, exit programming mode using Write
Disable. After exiting, the device can be awakened to enter the working
state.
Figure 6-35 Write Disable(0x3A00) Timing