6 Configuration Mode Introduction
6.1 Configuration Notes
UG290-2.5.2E
24(98)
Figure 6-2 Power Recycle Timing
Figure 6-3 Trigger Timing
Timing parameters of the LittleBee
®
Family of FPGA Products is as
shown in Table 6-1 .
Table 6-1 Timing Parameters for Cycling Power and RECONFIG_N Trigger
Name
Description
Min.
Max.
T
portready
1
Time from application of V
CC
, V
CCX
and V
CCO
to the
rising edge of READY
50μs
200μs
T
recfglw
RECONFIG_N low pulse width
25ns
-
T
recfgtrdyn
Time from RECONFIG_N falling edge to READY
low
-
70ns
T
readylw
READY low pulse width
TBD
-
T
recfgtdonel
Time from RECONFIG_N falling edge to READY
low
-
80ns
Note!
In the case of MODE0=0, the device power-up waiting time is 200 μs; If MODE0=1, the
device power-up waiting time is 50 μs.