6 Configuration Mode Introduction
6.2 JTAG Configuration
UG290-2.5.2E
40(98)
Figure 6-17 The Embedded Flash Erasing process of T Technology
Start
Transfer
Config Enable Instruction
(0x15)
End
Run-Test 500 us
Move TAP through
Run-Test-Idle ->
Select-DR-Scan -> Capture-DR -> Shift-DR
-> Transfer 32 bits -> Exit1-DR
-> Update-DR -> Run-Test-Idle
SRAM Erase
Transfer
EFlash Erase Instruction
(0x75)
Run-Test 120 ms
Transfer
Config Disable Instruction
(0x3A)
Transfer
Read-ID-Code Instruction
(0x11)
Transfer
Repogram Instruction
(0x3C)
Transfer
Noop Instruction
(0x02)
Note!
Ignore the shading area operation during Background Programming.
FPGA erasure process of H Technology
FPGA erasure process of H Technology:
1.
Send the "0x15" instruction of ConfigEnable;
2.
Send the "0x75" instruction of EFlash Erase;
3.
Move the state machine from Run-Test-Idle to Shift-DR; 32 clocks are
generated (TDI signal keeps low level). Move the state machine to
Exit1-DR at the 32th clock, and then return to Run-Test-Idle going from