The circuitry on the delay board uses both TTL and ECL circuits. Where very high speed of operation
and/or low propagation delay is required, ECL circuits are used. The logic voltage levels for the ECL
circuits are -0.81 V to -0.98 V for a logic 1, and -1.64 V to -1.85 V for a logic 0. When an input is
connected to ground it has a logic 1, and when it is connected to -5.2 V it has a logic 0. (ECL circuits
use the -5.2 V supply.) Special translators are required to translate between ECL and TTL signal levels. A
high or low ECL output is always in reference to its non-inverted output.
CPU Interface
The CPU Interface forms the link between the CPU bus and all of the sub-functions on the board that are
controlled by the CPU. The Interface also controls the CPU Halt signal to turn off all action by the CPU
microprocessor from the time the delay board is triggered until a sample is taken. This serves to
minimize the noise normally generated by the CPU when an analog signal sample is taken.
All of the control of the delay board is accomplished through the two PPIs (Parallel Peripheral Interface),
U6 and U7. They are configured so that all of their total of 48 ports are outputs. Both PPIs are selected
through the CS10 line. Selection of U6 is done by having the write signal, WR, and the read signal, RD,
gated by the lower data byte strobe, LDS, signal going to U4A. Selection of U7 is accomplished by the
action of the upper data byte strobe, UDS, which goes to U4B. Address lines A1 and A2 select one of the
output ports, A, B, or C, or the PPI control register.
The delay is determined by the Delay DAC Bus from U6 port A, and by the Digital Delay Bus from U6
port B and U7 ports A and B. The delay can be set by one single long integer written to the board. The
selected delay will be the inverted value of that integer. In other words, Delay = the maximum delay
Figure 4-6. Timing Diagram - Delay Board Functions
Series 8500A Peak Power Meters
4-14
Manual No. 20790, Rev C, November 1998
Summary of Contents for 8501A
Page 12: ...Series 8500A Peak Power Meters x Manual No 20790 Rev C November 1998 ...
Page 16: ...Series 8500A Peak Power Meters xiv Manual No 20790 Rev C November 1998 ...
Page 18: ...Series 8500A Peak Power Meters xvi Manual No 20790 Rev C November 1998 ...
Page 74: ...Series 8500A Peak Power Meters 2 48 Manual No 20790 Rev C November 1998 ...
Page 156: ...Series 8500A Peak Power Meters 4 30 Manual No 20790 Rev C November 1998 ...
Page 180: ...Series 8500A Peak Power Meters 5 24 Manual No 20790 Rev C November 1998 ...
Page 230: ...Series 8500A Peak Power Meters 8 2 Manual No 20790 Rev C November 1998 ...
Page 236: ...Series 8500A Peak Power Meters A 6 Manual No 20790 Rev C November 1998 ...
Page 262: ...Series 8500A Peak Power Meters Index 8 Manual No 20790 Rev C November 1998 ...