![CMOSTEK NextGenRF CMT2189B User Manual Download Page 36](http://html1.mh-extra.com/html/cmostek/nextgenrf-cmt2189b/nextgenrf-cmt2189b_user-manual_2627491036.webp)
AN201
Rev 1.5 | 36/91
www.cmostek.com
ADDR
Name
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
POR reset
94
- - - - - - - -
95
WPUA
WPUA<7:6>
-
WPUA<4:0>
11 - 1 1111
96
IOCA
IOCA<7:0>
- - - - - - - -
97
- - - - - - - -
98
- - - - - - - -
99
VRCON
VREN
-
VRR
-
VR<3:0>
0 - 0 - 0 0 0 0
9A
EEDAT
EEDAT<7:0>
0000 0000
9B
EEADR
EEADR<7:0>
0000 0000
9C
EECON1
-
-
WREN3
WREN2
WRERR
WREN1
-
RD
- - 0 0 x 0 - 0
9D
EECON2
-
-
-
-
-
-
-
WR
- - - - - - - 0
9E
- - - - - - - -
9F
- - - - - - - -
A0-BF
Bank1's SRAM, which is the general purpose RAM of 32 bytes.
x x x x x x x x
C0-EF
- - - - - - - -
F0-FF
SRAM, a
ccess
Bank0’s 0x70
~
0x7F.
x x x x x x x x
Notes
1.
INDF is not a physical register.
2.
The gray part is not implemented yet, please do not access.
3.
'-' indicates that it is not implemented yet. Please do not use or write 1 or to the unimplemented register bits. It may be used
in subsequent chip upgrading.
4.1.3 TMR0 (Addr:0x01)
Table 4-3. TMR0 Register
Name
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
TMR0
Timer0<7:0>, counter result register
Reset
X
X
X
X
X
X
X
X
Type
RW
4.1.4 STATUS (Addr:0x03)
Table 30. STATUS Register
Name
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
STATUS
-
-
PAGE
/TF
/PF
Z
HC
C
Reset
-
-
0
1
1
X
X
X
Type
-
-
RW
R
R
RW
RW
RW