Unified Fieldbus Controller UFC100-L2 – Basic mode operation
Page 18
Rev. 1.0
Proprietary and confidential information of Aniotek Inc.
21 May 2018
3.2.1
Renesas CPU with RDY
Figure 2: Interface to Renesas M16 using Multiplexed Bus
This type of interface requires separate Read and Write control signals. The UFC100-L2 provides RDY signal, which is
normally high. It may become low at the start of the Read or Write cycle to indicate that the CPU has to wait. It becomes
high when the CPU can complete the cycle. The Figure 2 shows interface to Renesas microcontroller. This example is meant
for existing designs.
UFC100-L1
A6
A5
A4
..
D7
..
D0
A0
9
8
1
41
36
29
CSn
RDn
WRn
RDY
INTn
RQ
CLKIN
CTYP
ATYP
MS2
TxA
TxS
TxEn
RxS
RxA
TST0
FLT1n
FLT0n
RESETn
RES0
RES1
RES2
TxRn
4
2
3
27
11
25
7
5
37
38
12
13
14
16
15
19
20
21
22
26
24
23
10
Vdd
M16C
AD7…AD0
/CSx
/RD
/WR
RDY
/INTx
/INT0
BCLK
/RESET
PORT
Latch
(573)
ALE
No
Connection
To
MAU
OR