Unified Fieldbus Controller UFC100-L2 – Basic mode operation
Page 22
Rev. 1.0
Proprietary and confidential information of Aniotek Inc.
21 May 2018
3.2.4
Freescale Type CPU with /DTACK, New Design
Figure 6: Interface to Freescale MC683XX, MC68C16 – new designs
This type of interface requires a common data strobe and another signal for Read, Write control. The UFC100-L2 provides a
DACKn signal, which is normally high. It becomes low towards the end of a Read or Write cycle to indicate to the CPU that
it can complete the cycle. It becomes high when the CPU completes the cycle.
3.2.5
Power PC
The PowerPC has a bus interface which is similar to Intel type CPU. It has /OE and /WE signals which can be connected to
RDn and WRn inputs of the UFC100-L2. It can be programmed for various number of wait states.
UFC100-L1
A6
A5
A4
..
D7
..
D0
A0
9
8
1
41
36
29
CSn
DSn
RWn
DACKn
INTn
RQ
CLKIN
CTYP
ATYP
MS2
TxA
TxS
TxEn
RxS
RxA
TST0
FLT1n
FLT0n
RESETn
RES0
RES1
RES2
TxRn
4
2
3
27
11
25
7
5
37
38
12
13
14
16
15
19
20
21
22
26
24
23
10
Vdd
MC68XXX
A6…A0
D7…D0
/CSx
/DS
R/W
/DTACK
/INTx
DMARQ
CLKOUT
/RESET
PORT
Vdd
To
MAU
No
Connection
OR