
8–2
Chapter 8: Reset and Clocks
Reset
Stratix V Hard IP for PCI Express
June 2012
Altera Corporation
Figure 8–1. Reset Controller in Stratix V Devices
Example Design
al
t
pcie_sv_hip_as
t
_hw
t
cl.v
al
t
pcied_sv_hw
t
cl.sv
Transceiver Hard
Reset Logic/Soft Reset
Controller
Configuration Space
Sticky Registers
Datapath State
Machines of
Hard IP Core
SERDES
Configuration Space
Non-Sticky Registers
reset_status
pin_perst
npor
refclk
srst
rst
l2_exit
pll_locked
hotrst_exit
dlup_exit
pld_clk_inuse
pld_clk_inuse
Ha
r
d IP fo
r
PCI Exp
r
ess
fixed_clk
(100 or 125 MHz)
reconfig_xcvr_clk
phy_mgmt_reset
Reset HIP Cntrl
al
t
pcie_
r
s_hip.v
npor_core
pld_clk
Transceiver
Reconfiguration
Controller
al
t
pcie_hip_256_pipe1b.v
al
t
pcie_
r
s_se
r
des.v
coreclkout_hip
coreclkout_hip
app_rstn
t
op.v
tx_digitalrst
rx_analogrst
rx_digitalrst
rx_freqlock
rx_signaldetect
rx_pll_locked
pll_locked
reconfig_xcvr_clk
free running clock or
refclk if CvP is used
reconfig_locked
GPLL