Bits
Register Description
Value
Access
[31:0]
JTAG Silicon ID DW0
. This is the JTAG Silicon ID that CvP
programming software reads to determine that the correct SRAM
object file (.sof) is being used.
Application
Specific
RO
Table 7-6: User Device or Board Type ID Register
Bits
Register Description
Value
Access
[15:0]
Configurable device or board type ID to specify to CvP the
correct .sof.
Variable
RO
CvP Registers
Table 7-7: CvP Status
The
CvP Status
register allows software to monitor the CvP status signals.
Bits
Register Description
Reset Value
Access
[31:26]
Reserved
0x00
RO
[25]
PLD_CORE_READY
. From FPGA fabric. This status bit is
provided for debug.
Variable
RO
[24]
PLD_CLK_IN_USE
. From clock switch module to fabric. This
status bit is provided for debug.
Variable
RO
[23]
CVP_CONFIG_DONE
. Indicates that the FPGA control block has
completed the device configuration via CvP and there were
no errors.
Variable
RO
[22]
Reserved
Variable
RO
[21]
USERMODE
. Indicates if the configurable FPGA fabric is in user
mode.
Variable
RO
[20]
CVP_EN
. Indicates if the FPGA control block has enabled CvP
mode.
Variable
RO
[19]
CVP_CONFIG_ERROR
. Reflects the value of this signal from the
FPGA control block, checked by software to determine if
there was an error during configuration.
Variable
RO
[18]
CVP_CONFIG_READY
. Reflects the value of this signal from the
FPGA control block, checked by software during
programming algorithm.
Variable
RO
[17:0]
Reserved
Variable
RO
7-10
CvP Registers
UG-01145_avmm_dma
2015.11.02
Altera Corporation
Registers
Send Feedback