Figure 5-6: Arria 10 Gen1, Gen2, and Gen3 x4 Channel and Pin Placement
PMA Channel 5
PMA Channel 4
PMA Channel 3
PMA Channel 0
PMA Channel 3
PMA Channel 2
PMA Channel 1
PMA Channel 0
PCS Channel 5
PCS Channel 4
PCS Channel 3
PCS Channel 0
PCS Channel 3
PCS Channel 2
PCS Channel 1
PCS Channel 0
Hard IP Ch0
PMA Channel 1
PCS Channel 1
PMA Channel 4
PCS Channel 4
PMA Channel 5
PCS Channel 5
PMA Channel 2
PCS Channel 2
Hard IP
for PCIe
<txvr_block_N>_TX/RX_CH4N
<txvr_block_N>_TX/RX_CH5N
<txvr_1>_TX/RX_CH0N
<txvr_1>_TX/RX_CH1N
Figure 5-7: Arria 10 Gen1, Gen2, and Gen3 x8 Channel and Pin Placement
PMA Channel 5
PMA Channel 4
PMA Channel 3
PMA Channel 0
PMA Channel 3
PMA Channel 2
PMA Channel 1
PMA Channel 0
PCS Channel 5
PCS Channel 4
PCS Channel 3
PCS Channel 0
PCS Channel 3
PCS Channel 2
PCS Channel 1
PCS Channel 0
Hard IP
for PCIe
Hard IP Ch0
PMA Channel 1
PCS Channel 1
PMA Channel 4
PCS Channel 4
PMA Channel 5
PCS Channel 5
PMA Channel 2
PCS Channel 2
<txvr_block_N>_TX/RX_CH4N
<txvr_block_N>_TX/RX_CH5N
<txvr_1>_TX/RX_CH0N
<txvr_1>_TX/RX_CH1N
<txvr_1>_TX/RX_CH2N
<txvr_1>_TX/RX_CH3N
<txvr_1>_TX/RX_CH4N
<txvr_1>_TX/RX_CH5N
Channel Placement and fPLL Usage for the Gen1 and Gen2 Data Rates
The following figures illustrate the x1, x2, x4, and x8 channel placement for the Arria 10 Hard IP for PCI
Express. In these figures, channels that are not used for the PCI Express protocol are available for other
protocols. Unused channels are shown in gray.
Note: In all configurations, physical channel 4 in the PCS connects to logical channel 0 in the hard IP.
You cannot change the channel placements illustrated below.
5-6
Channel Placement and fPLL Usage for the Gen1 and Gen2 Data Rates
UG-01145_avmm_dma
2015.11.02
Altera Corporation
Physical Layout of Hard IP In Arria 10 Devices
Send Feedback