Arria 10 Reset and Clocks
8
2015.11.02
UG-01145_avmm_dma
Subscribe
Send Feedback
Figure 8-1: Reset Controller in Arria 10 Devices
Example Design
altpcied_<dev>_hwtcl.sv
Reset Controller
Configuration Space
Sticky Registers
Datapath State
Machines of
Hard IP Core
SERDES
Configuration Space
Non-Sticky Registers
reset_status
pin_perst
npor
refclk
srst
crst
pld_clk_inuse
Hard IP for PCI Express
altpcie_<dev>_hip_256_pipen1b.v
altpcie_rs_serdes.v
coreclkout_hip
top.v
tx_digitalrst
rx_analogrst
rx_digitalrst
DMA
On-Chip
Memory
pld_clk
status
(internal
signals)
dma_rd_master
dma_wr_master
<instance_name>_altera_pcie_a10_hip_<version>
_<generated_string>.v
©
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html
. Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134