Interface Type
Minimum
Low
Balanced
High
Maximum
Avalon-MM with
DMA
Available
Available
Available
Not Available
Not Available
Avalon-ST with SR-
IOV
Available
Available
Available
Available
Available
Related Information
•
PCI Express Base Specification 3.0
•
Arria 10 Transceiver PHY User Guide
Provides information about the ADME feature for Arria 10 devices.
Arria 10 Avalon-MM Settings
Table 4-3: Avalon Memory-Mapped System Settings
Parameter
Value
Description
Avalon-MM address
width
32-bit
64-bit
Specifies the address width for Avalon-MM RX master ports
that access Avalon-MM slaves in the Avalon address
domain. When you select 32-bit addresses, the PCI Express
Avalon-MM DMA bridge performs address translation.
When you specify 64-bits addresses, no address translation is
performed in either direction. The destination address
specified is forwarded to the Avalon-MM interface without
any changes.
For the Avalon-MM interface with DMA, this value must be
set to 64.
Enable control
register access
(CRA) Avalon-MM
slave port
On/Off
Allows read and write access to bridge registers from the
interconnect fabric using a specialized slave port. This
option is required for Requester/Completer variants and
optional for Completer Only variants. Enabling this option
allows read and write access to bridge registers, except in the
Completer
-
Only single dword variations.
Export MSI/MSI-X
conduit interfaces
On/Off
When you turn this option On, the core exports top
-
level
MSI and MSI
-
X interfaces that you can use to implement a
Custom Interrupt Handler for MSI and MSI
-
X interrupts.
For more information about the Custom Interrupt Handler,
refer to
Interrupts for End Points Using the Avalon-MM
Interface with Multiple MSI/MSI
-
X Support
. If you turn this
option Off, the core handles interrupts internally.
4-4
Arria 10 Avalon-MM Settings
UG-01145_avmm_dma
2015.11.02
Altera Corporation
Parameter Settings
Send Feedback