Chapter 10
505
Controller Section
Frequency Counter
Frequency Counter
The frequency counter counts the frequency of the last IF and provides
accurate timing signals for digital zero-spans. The circuit also provides
timing signals to the ADC (analog to digital converter) on the A3
interface assembly. The nominal input frequency is 5.35 MHz
(10.7 MHz divided by 2). The 10 MHz reference from the A15 RF
assembly provides the frequency reference in the frequency count mode.
The frequency reference in digitized zero spans (sweep times
≥
30 ms) is
the 4 MHz HPIB_CLK, selected by a clock select multiplexer in U35.
The 10 MHz reference from the A15 RF assembly is first filtered and
passed through a comparator to generate a TTL, 50 percent duty cycle
signal. C128, L16, and R91 provide a bandpass filter centered at
10 MHz. The output of comparator U33B is the actual reference used
for the Frequency Counter. An additional stage of filtering is performed
on this signal to provide a 10 MHz signal for the A17 LCD Driver
assembly.
In the frequency count mode, the 10 MHz reference is prescaled by 5 to
generate a 2 MHz timebase. This timebase feeds through the clock
select multiplexer in U35 to the CLK2 input of programmable timer
U15. The output (OUT2) of programmable timer U15 is the gating
signal (HBKT_PULSE); it performs the frequency count. The gating
time interval is a function of the counter resolution which may be set
between 10 Hz and 1 MHz.
for each setting of COUNTER RES. The gate time is the period during
which HBKT_PULSE (pin 20 of U15) is low.
The FREQ COUNT input, A2J13, is gated by HBKT_PULSE. The
gated signal clocks divide-by-16 counters within U35. These counters
are cascaded to form a divide-by-256 counter. The MSB of this counter,
CD7, clocks the CLK0 input of U15. The frequency of CD7 is a function
of COUNTER RES as shown in
overflows, OUT0 will be set, generating CNTOVFLIRQ, which will
interrupt the CPU.
If IRQAK2 is high, HBKT_PULSE will generate FREQCNTLIRQ.
Upon receiving the FREQCNTLIRQ interrupt, the CPU latches the
CD0 to CD7 onto the BID bus by setting LCDRD (low counter data
read) low and reading the counter data from the BID bus. The CPU will
also read the data from the timer, U15, by setting L8254CS and
LCNTLRD low, placing the timer data on the BID bus. The CPU then
resets IRQAK2 low.
Summary of Contents for 8564EC
Page 17: ...25 1 General Information ...
Page 37: ...47 2 Adjustment Diagnostic Software ...
Page 77: ...89 3 Manual Adjustment Procedures ...
Page 129: ...161 3a Manual Adjustment Procedures 3335A Source not Available ...
Page 142: ...175 4 Assembly Replacement ...
Page 194: ...Chapter 4 257 Assembly Replacement Procedure 13 A21 OCXO Figure 4 34 A21 OCXO Mounting Screws ...
Page 196: ...259 5 Replaceable Parts ...
Page 218: ......
Page 219: ......
Page 220: ......
Page 221: ......
Page 222: ......
Page 223: ......
Page 224: ...303 6 Major Assembly and Cable Locations ...
Page 234: ...315 7 General Troubleshooting ...
Page 238: ...Chapter 7 319 General Troubleshooting Introduction Figure 7 2 Ribbon Cable Connections 1 of 3 ...
Page 239: ...320 Chapter7 General Troubleshooting Introduction Figure 7 3 Ribbon Cable Connections 2 of 3 ...
Page 242: ...Chapter 7 323 General Troubleshooting Introduction Figure 7 5 Service Cal Data Menu ...
Page 271: ...352 Chapter7 General Troubleshooting Block Diagram Description Figure 7 6 Functional Sections ...
Page 283: ...364 Chapter7 General Troubleshooting Block Diagram Description ...
Page 284: ......
Page 285: ......
Page 286: ......
Page 287: ...377 8 ADC Interface Section ...
Page 291: ...Chapter 8 381 ADC Interface Section Introduction Figure 8 2 A3 Test Connector Pin Locations ...
Page 321: ......
Page 322: ...427 9 IF Section ...
Page 356: ...Chapter 9 461 IF Section A5 IF Assembly Figure 9 13 Detailed IF Adjust Signature 5 ...
Page 376: ......
Page 377: ......
Page 378: ......
Page 379: ...487 10 Controller Section ...
Page 394: ...521 11 Synthesizer Section ...
Page 451: ......
Page 452: ......
Page 453: ......
Page 454: ...593 12 RF Section ...
Page 489: ...628 Chapter12 RF Section A15 RF Assembly Figure 12 10 10 MHz TTL Reference at U304 Pin 13 ...
Page 491: ......
Page 492: ...633 13 Display Power Supply Section ...
Page 504: ......
Page 505: ...671 14 Component Level Information Packets ...
Page 507: ......