153
MC96F6432S
ABOV Semiconductor Co., Ltd.
PWM output Delay
If using the T4DLYA, T4DLYB, and T4DLYC register, it can delay PWM output based on the rising edge. At that time, it
does not change the falling edge, so the duty is reduced as the time delay. In POLAA/BA/CA
setting to ‘0’, the delay is
applied to the falling edge. In POLAA/BA/CA
setting to ‘1’, the delay is applied to the rising edge. It can produce a pair
of Non-overlapping clock. The each channel is able to have 4-bit delay. As it can select the clock up to 1/8 divided
clock using NOPS[1:0] the delay of its maximum 128 timer clock cycle is produced.
Summary of Contents for MC96F6432S Series
Page 15: ...15 MC96F6432S ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 44 Pin MQFP Package...
Page 16: ...16 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 2 32 Pin LQFP Package...
Page 17: ...17 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 3 32 Pin SOP Package...
Page 18: ...18 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 4 28 Pin SOP Package...
Page 19: ...19 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 5 28 Pin TSSOP Package...