82
VC707 Evaluation Board
UG885 (v1.2) February 1, 2013
Appendix C:
Master UCF Listing
NET GPIO_DIP_SW7 LOC = BB31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L17N_T2_13
NET GPIO_DIP_SW0 LOC = AV30 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L18P_T2_13
NET ROTARY_PUSH LOC = AW31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L18N_T2_13
NET SDIO_DAT0_LS LOC = AR30 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L19P_T3_13
NET SDIO_CD_DAT3_LS LOC = AT30 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L19N_T3_VREF_13
NET SDIO_DAT1_LS LOC = AU31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L20P_T3_13
NET SDIO_DAT2_LS LOC = AV31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L20N_T3_13
NET SDIO_CLK_LS LOC = AN30 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L21P_T3_DQS_13
NET SDIO_CMD_LS LOC = AP30 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L21N_T3_DQS_13
NET SDIO_SDDET LOC = AP32 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L22P_T3_13
NET SDIO_SDWP LOC = AR32 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L22N_T3_13
NET USER_SMA_GPIO_P LOC = AN31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L23P_T3_13
NET USER_SMA_GPIO_N LOC = AP31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L23N_T3_13
NET SFP_TX_DISABLE LOC = AP33 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L24P_T3_13
NET ROTARY_INCA LOC = AR33 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_L24N_T3_13
NET ROTARY_INCB LOC = AT31 | IOSTANDARD=LVCMOS18; # Bank 13 VCCO - VCC1V8_FPGA - IO_25_VRP_13
NET FMC_VADJ_ON_B_LS LOC = AH35 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_0_VRN_14
NET FLASH_D0 LOC = AM36 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L1P_T0_D00_MOSI_14
NET FLASH_D1 LOC = AN36 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L1N_T0_D01_DIN_14
NET FLASH_D2 LOC = AJ36 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L2P_T0_D02_14
NET FLASH_D3 LOC = AJ37 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L2N_T0_D03_14
#NET 4N749 LOC = AP36 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L3P_T0_DQS_PUDC_B_14
NET FPGA_EMCCLK LOC = AP37 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L3N_T0_DQS_EMCCLK_14
NET FLASH_D4 LOC = AK37 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L4P_T0_D04_14
NET FLASH_D5 LOC = AL37 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L4N_T0_D05_14
NET FLASH_D6 LOC = AN35 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L5P_T0_D06_14
NET FLASH_D7 LOC = AP35 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L5N_T0_D07_14
NET FLASH_CE_B LOC = AL36 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L6P_T0_FCS_B_14
NET FLASH_D8 LOC = AM37 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L6N_T0_D08_VREF_14
NET FLASH_D9 LOC = AG33 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L7P_T1_D09_14
NET FLASH_D10 LOC = AH33 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L7N_T1_D10_14
NET FLASH_D11 LOC = AK35 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L8P_T1_D11_14
NET FLASH_D12 LOC = AL35 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L8N_T1_D12_14
NET PHY_MDC_LS LOC = AH31 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L9P_T1_DQS_14
NET FLASH_D13 LOC = AJ31 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L9N_T1_DQS_D13_14
NET FLASH_D14 LOC = AH34 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L10P_T1_D14_14
NET FLASH_D15 LOC = AJ35 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L10N_T1_D15_14
NET PHY_RESET_LS LOC = AJ33 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L11P_T1_SRCC_14
NET PHY_MDIO_LS LOC = AK33 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L11N_T1_SRCC_14
NET USER_CLOCK_P LOC = AK34 | IOSTANDARD=LVDS; # Bank 14 VCCO - VCC1V8_FPGA - IO_L12P_T1_MRCC_14
NET USER_CLOCK_N LOC = AL34 | IOSTANDARD=LVDS; # Bank 14 VCCO - VCC1V8_FPGA - IO_L12N_T1_MRCC_14
NET USER_SMA_CLOCK_P LOC = AJ32 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L13P_T2_MRCC_14
NET USER_SMA_CLOCK_N LOC = AK32 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L13N_T2_MRCC_14
NET PHY_INT_LS LOC = AL31 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L14P_T2_SRCC_14
NET FMC_C2M_PG_LS LOC = AL32 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L14N_T2_SRCC_14
NET FLASH_WAIT LOC = AM34 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L15P_T2_DQS_RDWR_B_14
NET FMC1_HPC_PG_M2C_LS LOC = AN34 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L15N_T2_DQS_DOUT_CSO_B_14
NET FMC1_HPC_PRSNT_M2C_B_LS LOC = AM31 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L16P_T2_CSI_B_14
NET FLASH_A15 LOC = AM32 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L16N_T2_A15_D31_14
NET FLASH_A14 LOC = AM33 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L17P_T2_A14_D30_14
NET FLASH_A13 LOC = AN33 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L17N_T2_A13_D29_14
NET FLASH_A12 LOC = AL29 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L18P_T2_A12_D28_14
NET FLASH_A11 LOC = AL30 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L18N_T2_A11_D27_14
NET FLASH_A10 LOC = AH29 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L19P_T3_A10_D26_14
NET FLASH_A9 LOC = AH30 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L19N_T3_A09_D25_VREF_14
NET FLASH_A8 LOC = AJ30 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L20P_T3_A08_D24_14
NET FLASH_A7 LOC = AK30 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L20N_T3_A07_D23_14
NET FMC2_HPC_PG_M2C_LS LOC = AF29 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L21P_T3_DQS_14
NET FLASH_A6 LOC = AG29 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L21N_T3_DQS_A06_D22_14
NET FLASH_A5 LOC = AK28 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L22P_T3_A05_D21_14
NET FLASH_A4 LOC = AK29 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L22N_T3_A04_D20_14
NET FLASH_A3 LOC = AF30 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L23P_T3_A03_D19_14
NET FLASH_A2 LOC = AG31 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L23N_T3_A02_D18_14
NET FLASH_A1 LOC = AH28 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L24P_T3_A01_D17_14
NET FLASH_A0 LOC = AJ28 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_L24N_T3_A00_D16_14
NET FMC2_HPC_PRSNT_M2C_B_LS LOC = AG32 | IOSTANDARD=LVCMOS18; # Bank 14 VCCO - VCC1V8_FPGA - IO_25_VRP_14
#NET VRN_15 LOC = AM38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_0_VRN_15
NET XADC_VAUX0P_R LOC = AN38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L1P_T0_AD0P_15
NET XADC_VAUX0N_R LOC = AP38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L1N_T0_AD0N_15
NET XADC_VAUX8P_R LOC = AM41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L2P_T0_AD8P_15
NET XADC_VAUX8N_R LOC = AM42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L2N_T0_AD8N_15
NET LCD_DB5_LS LOC = AR38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L3P_T0_DQS_AD1P_15
NET LCD_DB6_LS LOC = AR39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L3N_T0_DQS_AD1N_15
NET LCD_DB7_LS LOC = AN40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L4P_T0_15
NET LCD_RS_LS LOC = AN41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L4N_T0_15
NET GPIO_LED_2_LS LOC = AR37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L5P_T0_AD9P_15
NET GPIO_LED_3_LS LOC = AT37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L5N_T0_AD9N_15
NET GPIO_LED_0_LS LOC = AM39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L6P_T0_15
NET GPIO_LED_1_LS LOC = AN39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L6N_T0_VREF_15
NET GPIO_SW_S LOC = AP40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L7P_T1_AD2P_15
NET GPIO_SW_N LOC = AR40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L7N_T1_AD2N_15
Содержание VC707
Страница 1: ...VC707 Evaluation Board for the Virtex 7 FPGA User Guide UG885 v1 2 February 1 2013...
Страница 74: ...74 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Chapter 1 VC707 Evaluation Board Features...
Страница 94: ...94 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix D Board Setup...
Страница 96: ...96 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix E Board Specifications...