VC707 Evaluation Board
87
UG885 (v1.2) February 1, 2013
VC707 Board UCF Listing
NET FMC1_HPC_LA30_P LOC = V30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L20P_T3_34
NET FMC1_HPC_LA30_N LOC = V31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L20N_T3_34
NET FMC1_HPC_LA29_P LOC = T29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_34
NET FMC1_HPC_LA29_N LOC = T30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_34
NET FMC1_HPC_LA19_P LOC = W30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L22P_T3_34
NET FMC1_HPC_LA19_N LOC = W31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L22N_T3_34
NET FMC1_HPC_LA32_P LOC = V29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L23P_T3_34
NET FMC1_HPC_LA32_N LOC = U29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L23N_T3_34
NET FMC1_HPC_LA20_P LOC = Y29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L24P_T3_34
NET FMC1_HPC_LA20_N LOC = Y30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L24N_T3_34
#NET VRP_34 LOC = U28 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_25_VRP_34
#NET 8N545 LOC = G31 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_0_VRN_35
NET FMC1_HPC_HA13_P LOC = B36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L1P_T0_35
NET FMC1_HPC_HA13_N LOC = A37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L1N_T0_35
NET FMC1_HPC_HA20_P LOC = B34 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L2P_T0_AD4P_35
NET FMC1_HPC_HA20_N LOC = A34 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L2N_T0_AD4N_35
NET FMC1_HPC_HA16_P LOC = B39 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_AD12P_35
NET FMC1_HPC_HA16_N LOC = A39 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_AD12N_35
NET FMC1_HPC_HA23_P LOC = A35 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L4P_T0_AD5P_35
NET FMC1_HPC_HA23_N LOC = A36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L4N_T0_AD5N_35
NET FMC1_HPC_HA07_P LOC = C38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L5P_T0_AD13P_35
NET FMC1_HPC_HA07_N LOC = C39 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L5N_T0_AD13N_35
NET FMC1_HPC_HA12_P LOC = B37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L6P_T0_35
NET FMC1_HPC_HA12_N LOC = B38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_35
NET FMC1_HPC_HA09_P LOC = E32 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L7P_T1_AD6P_35
NET FMC1_HPC_HA09_N LOC = D32 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L7N_T1_AD6N_35
NET FMC1_HPC_HA19_P LOC = B32 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L8P_T1_AD14P_35
NET FMC1_HPC_HA19_N LOC = B33 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L8N_T1_AD14N_35
NET FMC1_HPC_HA02_P LOC = E33 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_AD7P_35
NET FMC1_HPC_HA02_N LOC = D33 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_AD7N_35
NET FMC1_HPC_HA15_P LOC = C33 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L10P_T1_AD15P_35
NET FMC1_HPC_HA15_N LOC = C34 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L10N_T1_AD15N_35
NET FMC1_HPC_HA01_CC_P LOC = D35 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_35
NET FMC1_HPC_HA01_CC_N LOC = D36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_35
NET FMC1_HPC_HA17_CC_P LOC = C35 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_35
NET FMC1_HPC_HA17_CC_N LOC = C36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_35
NET FMC1_HPC_HA00_CC_P LOC = E34 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_35
NET FMC1_HPC_HA00_CC_N LOC = E35 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_35
NET FMC1_HPC_HA21_P LOC = D37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_35
NET FMC1_HPC_HA21_N LOC = D38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_35
NET FMC1_HPC_HA05_P LOC = G32 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_35
NET FMC1_HPC_HA05_N LOC = F32 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_35
NET FMC1_HPC_HA22_P LOC = F36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L16P_T2_35
NET FMC1_HPC_HA22_N LOC = F37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L16N_T2_35
NET FMC1_HPC_HA04_P LOC = F34 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L17P_T2_35
NET FMC1_HPC_HA04_N LOC = F35 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L17N_T2_35
NET FMC1_HPC_HA03_P LOC = H33 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L18P_T2_35
NET FMC1_HPC_HA03_N LOC = G33 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L18N_T2_35
NET FMC1_HPC_HA14_P LOC = E37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L19P_T3_35
NET FMC1_HPC_HA14_N LOC = E38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_35
NET FMC1_HPC_HA06_P LOC = G36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L20P_T3_35
NET FMC1_HPC_HA06_N LOC = G37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L20N_T3_35
NET FMC1_HPC_HA18_P LOC = F39 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_35
NET FMC1_HPC_HA18_N LOC = E39 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_35
NET FMC1_HPC_HA11_P LOC = J37 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L22P_T3_35
NET FMC1_HPC_HA11_N LOC = J38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L22N_T3_35
NET FMC1_HPC_HA10_P LOC = H38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L23P_T3_35
NET FMC1_HPC_HA10_N LOC = G38 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L23N_T3_35
NET FMC1_HPC_HA08_P LOC = J36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L24P_T3_35
NET FMC1_HPC_HA08_N LOC = H36 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_L24N_T3_35
#NET 8N546 LOC = G34 | IOSTANDARD=LVCMOS18; # Bank 35 VCCO - VADJ_FPGA - IO_25_VRP_35
#NET 9N472 LOC = M23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_0_VRN_36
NET FMC1_HPC_HB04_P LOC = H24 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L1P_T0_36
NET FMC1_HPC_HB04_N LOC = G24 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L1N_T0_36
NET FMC1_HPC_HB14_P LOC = J21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L2P_T0_36
NET FMC1_HPC_HB14_N LOC = H21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L2N_T0_36
NET FMC1_HPC_HB08_P LOC = H25 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L3P_T0_DQS_36
NET FMC1_HPC_HB08_N LOC = H26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L3N_T0_DQS_36
NET FMC1_HPC_HB18_P LOC = G21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L4P_T0_36
NET FMC1_HPC_HB18_N LOC = G22 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L4N_T0_36
NET FMC1_HPC_HB07_P LOC = G26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L5P_T0_36
NET FMC1_HPC_HB07_N LOC = G27 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L5N_T0_36
NET FMC1_HPC_HB09_P LOC = H23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L6P_T0_36
NET FMC1_HPC_HB09_N LOC = G23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L6N_T0_VREF_36
NET FMC1_HPC_HB03_P LOC = G28 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L7P_T1_36
NET FMC1_HPC_HB03_N LOC = G29 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L7N_T1_36
NET FMC1_HPC_HB02_P LOC = K28 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L8P_T1_36
NET FMC1_HPC_HB02_N LOC = J28 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L8N_T1_36
NET FMC1_HPC_HB01_P LOC = H28 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L9P_T1_DQS_36
NET FMC1_HPC_HB01_N LOC = H29 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L9N_T1_DQS_36
NET FMC1_HPC_HB05_P LOC = K27 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L10P_T1_36
Содержание VC707
Страница 1: ...VC707 Evaluation Board for the Virtex 7 FPGA User Guide UG885 v1 2 February 1 2013...
Страница 74: ...74 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Chapter 1 VC707 Evaluation Board Features...
Страница 94: ...94 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix D Board Setup...
Страница 96: ...96 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix E Board Specifications...