VC707 Evaluation Board
83
UG885 (v1.2) February 1, 2013
VC707 Board UCF Listing
NET GPIO_LED_5_LS LOC = AP41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L8P_T1_AD10P_15
NET GPIO_LED_6_LS LOC = AP42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L8N_T1_AD10N_15
#NET 4N920 LOC = AT39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L9P_T1_DQS_AD3P_15
NET LCD_E_LS LOC = AT40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L9N_T1_DQS_AD3N_15
NET LCD_RW_LS LOC = AR42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L10P_T1_AD11P_15
NET LCD_DB4_LS LOC = AT42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L10N_T1_AD11N_15
NET GPIO_LED_7_LS LOC = AU39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L11P_T1_SRCC_15
NET GPIO_SW_C LOC = AV39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L11N_T1_SRCC_15
NET GPIO_SW_E LOC = AU38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L12P_T1_MRCC_15
NET PMBUS_ALERT_LS LOC = AV38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L12N_T1_MRCC_15
NET CPU_RESET LOC = AV40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L13P_T2_MRCC_15
NET GPIO_SW_W LOC = AW40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L13N_T2_MRCC_15
NET PMBUS_DATA_LS LOC = AY39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L14P_T2_SRCC_15
#NET 4N923 LOC = AY40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L14N_T2_SRCC_15
NET PMBUS_CLK_LS LOC = AW37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L15P_T2_DQS_15
NET FLASH_ADV_B LOC = AY37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L15N_T2_DQS_ADV_B_15
NET SM_FAN_PWM LOC = BA37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L16P_T2_A28_15
NET SM_FAN_TACH LOC = BB37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L16N_T2_A27_15
#NET 4N917 LOC = AW38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L17P_T2_A26_15
#NET 4N916 LOC = AY38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L17N_T2_A25_15
NET SFP_LOS_LS LOC = BB38 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L18P_T2_A24_15
NET FLASH_A23 LOC = BB39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L18N_T2_A23_15
NET FLASH_A22 LOC = BA39 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L19P_T3_A22_15
NET FLASH_A21 LOC = BA40 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L19N_T3_A21_VREF_15
NET FLASH_A20 LOC = AT41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L20P_T3_A20_15
NET FLASH_A19 LOC = AU42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L20N_T3_A19_15
NET IIC_MUX_RESET_B_LS LOC = AY42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L21P_T3_DQS_15
NET FLASH_A18 LOC = BA42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L21N_T3_DQS_A18_15
NET FLASH_A17 LOC = AU41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L22P_T3_A17_15
NET FLASH_A16 LOC = AV41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L22N_T3_A16_15
NET FLASH_OE_B LOC = BA41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L23P_T3_FOE_B_15
NET FLASH_FWE_B LOC = BB41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L23N_T3_FWE_B_15
NET FLASH_A25 LOC = AW41 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L24P_T3_RS1_15
NET FLASH_A24 LOC = AW42 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_L24N_T3_RS0_15
#NET VRP_15 LOC = AU37 | IOSTANDARD=LVCMOS18; # Bank 15 VCCO - VCC1V8_FPGA - IO_25_VRP_15
#NET 5N825 LOC = Y34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_0_VRN_16
NET FMC2_HPC_HA14_P LOC = AF35 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L1P_T0_16
NET FMC2_HPC_HA14_N LOC = AF36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L1N_T0_16
NET FMC2_HPC_HA15_P LOC = AE37 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L2P_T0_16
NET FMC2_HPC_HA15_N LOC = AF37 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L2N_T0_16
NET FMC2_HPC_HA12_P LOC = AF34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_16
NET FMC2_HPC_HA12_N LOC = AG34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_16
NET FMC2_HPC_HA20_P LOC = AD36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L4P_T0_16
NET FMC2_HPC_HA20_N LOC = AD37 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L4N_T0_16
NET FMC2_HPC_HA19_P LOC = AC35 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L5P_T0_16
NET FMC2_HPC_HA19_N LOC = AC36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L5N_T0_16
NET FMC2_HPC_HA16_P LOC = AG36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L6P_T0_16
NET FMC2_HPC_HA16_N LOC = AH36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_16
NET FMC2_HPC_HA23_P LOC = Y37 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L7P_T1_16
NET FMC2_HPC_HA23_N LOC = AA37 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L7N_T1_16
NET FMC2_HPC_HA22_P LOC = Y35 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L8P_T1_16
NET FMC2_HPC_HA22_N LOC = AA36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L8N_T1_16
NET FMC2_HPC_HA18_P LOC = AB36 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_16
NET FMC2_HPC_HA18_N LOC = AB37 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_16
NET FMC2_HPC_HA21_P LOC = AA34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L10P_T1_16
NET FMC2_HPC_HA21_N LOC = AA35 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L10N_T1_16
NET FMC2_HPC_HA06_P LOC = AB31 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_16
NET FMC2_HPC_HA06_N LOC = AB32 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_16
NET FMC2_HPC_HA00_CC_P LOC = AB33 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_16
NET FMC2_HPC_HA00_CC_N LOC = AC33 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_16
NET FMC2_HPC_HA01_CC_P LOC = AD32 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_16
NET FMC2_HPC_HA01_CC_N LOC = AD33 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_16
NET FMC2_HPC_HA17_CC_P LOC = AC34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_16
NET FMC2_HPC_HA17_CC_N LOC = AD35 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_16
NET FMC2_HPC_HA13_P LOC = AE32 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_16
NET FMC2_HPC_HA13_N LOC = AE33 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_16
NET FMC2_HPC_HA10_P LOC = AF31 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L16P_T2_16
NET FMC2_HPC_HA10_N LOC = AF32 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L16N_T2_16
NET FMC2_HPC_HA11_P LOC = AE34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L17P_T2_16
NET FMC2_HPC_HA11_N LOC = AE35 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L17N_T2_16
NET FMC2_HPC_HA09_P LOC = AE29 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L18P_T2_16
NET FMC2_HPC_HA09_N LOC = AE30 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L18N_T2_16
NET FMC2_HPC_HA05_P LOC = Y32 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L19P_T3_16
NET FMC2_HPC_HA05_N LOC = Y33 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_16
NET FMC2_HPC_HA07_P LOC = AC31 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L20P_T3_16
NET FMC2_HPC_HA07_N LOC = AD31 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L20N_T3_16
NET FMC2_HPC_HA08_P LOC = AA31 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_16
NET FMC2_HPC_HA08_N LOC = AA32 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_16
NET FMC2_HPC_HA02_P LOC = AC30 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L22P_T3_16
NET FMC2_HPC_HA02_N LOC = AD30 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L22N_T3_16
NET FMC2_HPC_HA03_P LOC = AA29 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L23P_T3_16
Содержание VC707
Страница 1: ...VC707 Evaluation Board for the Virtex 7 FPGA User Guide UG885 v1 2 February 1 2013...
Страница 74: ...74 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Chapter 1 VC707 Evaluation Board Features...
Страница 94: ...94 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix D Board Setup...
Страница 96: ...96 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix E Board Specifications...