88
VC707 Evaluation Board
UG885 (v1.2) February 1, 2013
Appendix C:
Master UCF Listing
NET FMC1_HPC_HB05_N LOC = J27 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L10N_T1_36
NET FMC1_HPC_HB12_P LOC = K24 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L11P_T1_SRCC_36
NET FMC1_HPC_HB12_N LOC = K25 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L11N_T1_SRCC_36
NET FMC1_HPC_HB00_CC_P LOC = J25 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L12P_T1_MRCC_36
NET FMC1_HPC_HB00_CC_N LOC = J26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L12N_T1_MRCC_36
NET FMC1_HPC_HB17_CC_P LOC = M24 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L13P_T2_MRCC_36
NET FMC1_HPC_HB17_CC_N LOC = L24 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L13N_T2_MRCC_36
NET FMC1_HPC_HB06_CC_P LOC = K23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L14P_T2_SRCC_36
NET FMC1_HPC_HB06_CC_N LOC = J23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L14N_T2_SRCC_36
NET FMC1_HPC_HB10_P LOC = M22 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L15P_T2_DQS_36
NET FMC1_HPC_HB10_N LOC = L22 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L15N_T2_DQS_36
NET FMC1_HPC_HB19_P LOC = L25 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L16P_T2_36
NET FMC1_HPC_HB19_N LOC = L26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L16N_T2_36
NET FMC1_HPC_HB11_P LOC = K22 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L17P_T2_36
NET FMC1_HPC_HB11_N LOC = J22 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L17N_T2_36
NET FMC1_HPC_HB15_P LOC = M21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L18P_T2_36
NET FMC1_HPC_HB15_N LOC = L21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L18N_T2_36
NET FMC1_HPC_HB20_P LOC = P21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L19P_T3_36
NET FMC1_HPC_HB20_N LOC = N21 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L19N_T3_VREF_36
NET FMC1_HPC_HB13_P LOC = P25 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L20P_T3_36
NET FMC1_HPC_HB13_N LOC = P26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L20N_T3_36
NET FMC1_HPC_HB21_P LOC = P22 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L21P_T3_DQS_36
NET FMC1_HPC_HB21_N LOC = P23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L21N_T3_DQS_36
NET FMC1_HPC_HB16_P LOC = N25 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L22P_T3_36
NET FMC1_HPC_HB16_N LOC = N26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L22N_T3_36
#NET 9N473 LOC = N23 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L23P_T3_36
#NET 9N474 LOC = N24 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L23N_T3_36
#NET 9N475 LOC = M27 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L24P_T3_36
#NET 9N476 LOC = L27 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_L24N_T3_36
#NET 9N477 LOC = M26 | IOSTANDARD=LVCMOS18; # Bank 36 VCCO - FMC1_VIO_B_M2C - IO_25_VRP_36
#NET VRN_37 LOC = F21 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_0_VRN_37
NET DDR3_D32 LOC = A24 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L1P_T0_37
NET DDR3_D38 LOC = A25 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L1N_T0_37
NET DDR3_D37 LOC = B22 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L2P_T0_37
NET DDR3_D36 LOC = A22 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L2N_T0_37
NET DDR3_DQS4_P LOC = A26 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L3P_T0_DQS_37
NET DDR3_DQS4_N LOC = A27 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L3N_T0_DQS_37
NET DDR3_DM4 LOC = C23 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L4P_T0_37
NET DDR3_D33 LOC = B23 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L4N_T0_37
NET DDR3_D35 LOC = B26 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L5P_T0_37
NET DDR3_D34 LOC = B27 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L5N_T0_37
NET DDR3_D39 LOC = C24 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L6P_T0_37
#NET VTTVREF LOC = B24 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L6N_T0_VREF_37
NET DDR3_D44 LOC = E23 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L7P_T1_37
NET DDR3_D40 LOC = E24 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L7N_T1_37
NET DDR3_D46 LOC = F22 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L8P_T1_37
NET DDR3_D47 LOC = E22 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L8N_T1_37
NET DDR3_DQS5_P LOC = F25 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L9P_T1_DQS_37
NET DDR3_DQS5_N LOC = E25 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L9N_T1_DQS_37
NET DDR3_D45 LOC = D22 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L10P_T1_37
NET DDR3_D41 LOC = D23 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L10N_T1_37
NET DDR3_DM5 LOC = D25 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L11P_T1_SRCC_37
NET DDR3_D42 LOC = D26 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L11N_T1_SRCC_37
NET DDR3_D43 LOC = C25 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L12P_T1_MRCC_37
#NET 9N541 LOC = C26 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L12N_T1_MRCC_37
NET DDR3_D49 LOC = D27 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L13P_T2_MRCC_37
NET DDR3_D52 LOC = D28 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L13N_T2_MRCC_37
NET DDR3_D51 LOC = C28 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L14P_T2_SRCC_37
NET DDR3_RESET_B LOC = C29 | IOSTANDARD=LVCMOS15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L14N_T2_SRCC_37
NET DDR3_DQS6_P LOC = B28 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L15P_T2_DQS_37
NET DDR3_DQS6_N LOC = B29 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L15N_T2_DQS_37
NET DDR3_D54 LOC = A31 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L16P_T2_37
NET DDR3_D55 LOC = A32 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L16N_T2_37
NET DDR3_D50 LOC = A29 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L17P_T2_37
NET DDR3_D48 LOC = A30 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L17N_T2_37
NET DDR3_DM6 LOC = C31 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L18P_T2_37
NET DDR3_D53 LOC = B31 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L18N_T2_37
NET DDR3_D56 LOC = E30 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L19P_T3_37
#NET VTTVREF LOC = D31 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L19N_T3_VREF_37
NET DDR3_D63 LOC = D30 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L20P_T3_37
NET DDR3_D60 LOC = C30 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L20N_T3_37
NET DDR3_DQS7_P LOC = E27 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L21P_T3_DQS_37
NET DDR3_DQS7_N LOC = E28 | IOSTANDARD=DIFF_SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L21N_T3_DQS_37
NET DDR3_D57 LOC = F29 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L22P_T3_37
NET DDR3_D61 LOC = E29 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L22N_T3_37
NET DDR3_D62 LOC = F26 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L23P_T3_37
NET DDR3_D59 LOC = F27 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L23N_T3_37
NET DDR3_D58 LOC = F30 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L24P_T3_37
NET DDR3_DM7 LOC = F31 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_L24N_T3_37
#NET VRP_37 LOC = F24 | IOSTANDARD=SSTL15; # Bank 37 VCCO - VCC1V5_FPGA - IO_25_VRP_37
#NET VRN_38 LOC = K18 | IOSTANDARD=SSTL15; # Bank 38 VCCO - VCC1V5_FPGA - IO_0_VRN_38
Содержание VC707
Страница 1: ...VC707 Evaluation Board for the Virtex 7 FPGA User Guide UG885 v1 2 February 1 2013...
Страница 74: ...74 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Chapter 1 VC707 Evaluation Board Features...
Страница 94: ...94 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix D Board Setup...
Страница 96: ...96 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix E Board Specifications...