84
VC707 Evaluation Board
UG885 (v1.2) February 1, 2013
Appendix C:
Master UCF Listing
NET FMC2_HPC_HA03_N LOC = AA30 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L23N_T3_16
NET FMC2_HPC_HA04_P LOC = AB29 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L24P_T3_16
NET FMC2_HPC_HA04_N LOC = AC29 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_L24N_T3_16
#NET 5N826 LOC = AB34 | IOSTANDARD=LVCMOS18; # Bank 16 VCCO - VADJ_FPGA - IO_25_VRP_16
#NET 5N830 LOC = Y38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_0_VRN_17
NET FMC2_HPC_LA10_P LOC = AB41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L1P_T0_17
NET FMC2_HPC_LA10_N LOC = AB42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L1N_T0_17
NET FMC2_HPC_LA13_P LOC = W40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L2P_T0_17
NET FMC2_HPC_LA13_N LOC = Y40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L2N_T0_17
NET FMC2_HPC_LA12_P LOC = Y39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_17
NET FMC2_HPC_LA12_N LOC = AA39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_17
NET FMC2_HPC_LA11_P LOC = Y42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L4P_T0_17
NET FMC2_HPC_LA11_N LOC = AA42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L4N_T0_17
NET FMC2_HPC_LA14_P LOC = AB38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L5P_T0_17
NET FMC2_HPC_LA14_N LOC = AB39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L5N_T0_17
#NET 5N961 LOC = AA40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L6P_T0_17
#NET 5N962 LOC = AA41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_17
NET FMC2_HPC_LA15_P LOC = AC38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L7P_T1_17
NET FMC2_HPC_LA15_N LOC = AC39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L7N_T1_17
NET FMC2_HPC_LA08_P LOC = AD42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L8P_T1_17
NET FMC2_HPC_LA08_N LOC = AE42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L8N_T1_17
NET FMC2_HPC_LA06_P LOC = AD38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_17
NET FMC2_HPC_LA06_N LOC = AE38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_17
NET FMC2_HPC_LA07_P LOC = AC40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L10P_T1_17
NET FMC2_HPC_LA07_N LOC = AC41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L10N_T1_17
#NET 5N964 LOC = AE39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_17
#NET 5N963 LOC = AE40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_17
NET FMC2_HPC_LA00_CC_P LOC = AD40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_17
NET FMC2_HPC_LA00_CC_N LOC = AD41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_17
NET FMC2_HPC_CLK0_M2C_P LOC = AF39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_17
NET FMC2_HPC_CLK0_M2C_N LOC = AF40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_17
NET FMC2_HPC_LA01_CC_P LOC = AF41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_17
NET FMC2_HPC_LA01_CC_N LOC = AG41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_17
#NET 5N959 LOC = AG39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_17
#NET 5N960 LOC = AH39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_17
NET FMC2_HPC_LA05_P LOC = AF42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L16P_T2_17
NET FMC2_HPC_LA05_N LOC = AG42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L16N_T2_17
#NET 5N957 LOC = AG38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L17P_T2_17
#NET 5N958 LOC = AH38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L17N_T2_17
NET FMC2_HPC_LA09_P LOC = AJ38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L18P_T2_17
NET FMC2_HPC_LA09_N LOC = AK38 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L18N_T2_17
#NET 5N953 LOC = AK40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L19P_T3_17
#NET 5N954 LOC = AL40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_17
#NET 5N955 LOC = AH40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L20P_T3_17
#NET 5N956 LOC = AH41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L20N_T3_17
NET FMC2_HPC_LA04_P LOC = AL41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_17
NET FMC2_HPC_LA04_N LOC = AL42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_17
NET FMC2_HPC_LA16_P LOC = AJ40 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L22P_T3_17
NET FMC2_HPC_LA16_N LOC = AJ41 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L22N_T3_17
NET FMC2_HPC_LA02_P LOC = AK39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L23P_T3_17
NET FMC2_HPC_LA02_N LOC = AL39 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L23N_T3_17
NET FMC2_HPC_LA03_P LOC = AJ42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L24P_T3_17
NET FMC2_HPC_LA03_N LOC = AK42 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_L24N_T3_17
#NET 5N829 LOC = AG37 | IOSTANDARD=LVCMOS18; # Bank 17 VCCO - VADJ_FPGA - IO_25_VRP_17
#NET 6N1095 LOC = N35 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_0_VRN_18
#NET 6N1094 LOC = T34 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L1P_T0_18
#NET 6N1093 LOC = R35 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L1N_T0_18
NET FMC2_HPC_LA26_P LOC = N33 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L2P_T0_18
NET FMC2_HPC_LA26_N LOC = N34 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L2N_T0_18
NET FMC2_HPC_LA25_P LOC = R33 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_18
NET FMC2_HPC_LA25_N LOC = R34 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_18
NET FMC2_HPC_LA21_P LOC = P35 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L4P_T0_18
NET FMC2_HPC_LA21_N LOC = P36 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L4N_T0_18
NET FMC2_HPC_LA30_P LOC = T32 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L5P_T0_18
NET FMC2_HPC_LA30_N LOC = R32 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L5N_T0_18
NET FMC2_HPC_LA27_P LOC = P32 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L6P_T0_18
NET FMC2_HPC_LA27_N LOC = P33 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_18
NET FMC2_HPC_LA33_P LOC = T36 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L7P_T1_18
NET FMC2_HPC_LA33_N LOC = R37 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L7N_T1_18
NET FMC2_HPC_LA32_P LOC = P37 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L8P_T1_18
NET FMC2_HPC_LA32_N LOC = P38 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L8N_T1_18
NET FMC2_HPC_LA24_P LOC = U34 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_18
NET FMC2_HPC_LA24_N LOC = T35 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_18
NET FMC2_HPC_LA23_P LOC = R38 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L10P_T1_18
NET FMC2_HPC_LA23_N LOC = R39 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L10N_T1_18
NET FMC2_HPC_LA17_CC_P LOC = U37 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_18
NET FMC2_HPC_LA17_CC_N LOC = U38 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_18
NET FMC2_HPC_CLK1_M2C_P LOC = U39 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_18
NET FMC2_HPC_CLK1_M2C_N LOC = T39 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_18
NET FMC2_HPC_LA18_CC_P LOC = U36 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_18
NET FMC2_HPC_LA18_CC_N LOC = T37 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_18
Содержание VC707
Страница 1: ...VC707 Evaluation Board for the Virtex 7 FPGA User Guide UG885 v1 2 February 1 2013...
Страница 74: ...74 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Chapter 1 VC707 Evaluation Board Features...
Страница 94: ...94 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix D Board Setup...
Страница 96: ...96 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix E Board Specifications...