VC707 Evaluation Board
91
UG885 (v1.2) February 1, 2013
VC707 Board UCF Listing
NET PCIE_TX4_N LOC = AG1 ; # Bank 114 - MGTXTXN3_114
NET PCIE_RX4_N LOC = AD3 ; # Bank 114 - MGTXRXN3_114
NET PCIE_TX5_P LOC = AH4 ; # Bank 114 - MGTXTXP2_114
NET PCIE_RX5_P LOC = AE6 ; # Bank 114 - MGTXRXP2_114
NET PCIE_TX5_N LOC = AH3 ; # Bank 114 - MGTXTXN2_114
NET SI5324_OUT_C_P LOC = AD8 ; # Bank 114 - MGTREFCLK0P_114
NET PCIE_RX5_N LOC = AE5 ; # Bank 114 - MGTXRXN2_114
NET SI5324_OUT_C_N LOC = AD7 ; # Bank 114 - MGTREFCLK0N_114
#NET 13N40 LOC = AF7 ; # Bank 114 - MGTREFCLK1N_114
#NET 13N41 LOC = AF8 ; # Bank 114 - MGTREFCLK1P_114
NET PCIE_TX6_P LOC = AJ2 ; # Bank 114 - MGTXTXP1_114
NET PCIE_RX6_P LOC = AF4 ; # Bank 114 - MGTXRXP1_114
NET PCIE_TX6_N LOC = AJ1 ; # Bank 114 - MGTXTXN1_114
NET PCIE_RX6_N LOC = AF3 ; # Bank 114 - MGTXRXN1_114
NET PCIE_TX7_P LOC = AK4 ; # Bank 114 - MGTXTXP0_114
NET PCIE_RX7_P LOC = AG6 ; # Bank 114 - MGTXRXP0_114
NET PCIE_TX7_N LOC = AK3 ; # Bank 114 - MGTXTXN0_114
NET PCIE_RX7_N LOC = AG5 ; # Bank 114 - MGTXRXN0_114
NET PCIE_TX0_P LOC = W2 ; # Bank 115 - MGTXTXP3_115
NET PCIE_RX0_P LOC = Y4 ; # Bank 115 - MGTXRXP3_115
NET PCIE_TX0_N LOC = W1 ; # Bank 115 - MGTXTXN3_115
NET PCIE_RX0_N LOC = Y3 ; # Bank 115 - MGTXRXN3_115
NET PCIE_TX1_P LOC = AA2 ; # Bank 115 - MGTXTXP2_115
NET PCIE_RX1_P LOC = AA6 ; # Bank 115 - MGTXRXP2_115
NET PCIE_TX1_N LOC = AA1 ; # Bank 115 - MGTXTXN2_115
#NET 14N526 LOC = Y8 ; # Bank 115 - MGTREFCLK0P_115
NET PCIE_RX1_N LOC = AA5 ; # Bank 115 - MGTXRXN2_115
#NET 14N527 LOC = Y7 ; # Bank 115 - MGTREFCLK0N_115
#NET 14N474 LOC = B11 ; # Bank 115 - MGTRREF_115
NET PCIE_CLK_QO_N LOC = AB7 ; # Bank 115 - MGTREFCLK1N_115
NET PCIE_CLK_QO_P LOC = AB8 ; # Bank 115 - MGTREFCLK1P_115
NET PCIE_TX2_P LOC = AC2 ; # Bank 115 - MGTXTXP1_115
NET PCIE_RX2_P LOC = AB4 ; # Bank 115 - MGTXRXP1_115
NET PCIE_TX2_N LOC = AC1 ; # Bank 115 - MGTXTXN1_115
NET PCIE_RX2_N LOC = AB3 ; # Bank 115 - MGTXRXN1_115
NET PCIE_TX3_P LOC = AE2 ; # Bank 115 - MGTXTXP0_115
NET PCIE_RX3_P LOC = AC6 ; # Bank 115 - MGTXRXP0_115
NET PCIE_TX3_N LOC = AE1 ; # Bank 115 - MGTXTXN0_115
NET PCIE_RX3_N LOC = AC5 ; # Bank 115 - MGTXRXN0_115
NET FMC2_HPC_DP7_C2M_P LOC = P4 ; # Bank 116 - MGTXTXP3_116
NET FMC2_HPC_DP7_M2C_P LOC = R6 ; # Bank 116 - MGTXRXP3_116
NET FMC2_HPC_DP7_C2M_N LOC = P3 ; # Bank 116 - MGTXTXN3_116
NET FMC2_HPC_DP7_M2C_N LOC = R5 ; # Bank 116 - MGTXRXN3_116
NET FMC2_HPC_DP6_C2M_P LOC = R2 ; # Bank 116 - MGTXTXP2_116
NET FMC2_HPC_DP6_M2C_P LOC = U6 ; # Bank 116 - MGTXRXP2_116
NET FMC2_HPC_DP6_C2M_N LOC = R1 ; # Bank 116 - MGTXTXN2_116
NET FMC2_HPC_GBTCLK1_M2C_C_P LOC = T8 ; # Bank 116 - MGTREFCLK0P_116
NET FMC2_HPC_DP6_M2C_N LOC = U5 ; # Bank 116 - MGTXRXN2_116
NET FMC2_HPC_GBTCLK1_M2C_C_N LOC = T7 ; # Bank 116 - MGTREFCLK0N_116
#NET 14N534 LOC = V7 ; # Bank 116 - MGTREFCLK1N_116
#NET 14N535 LOC = V8 ; # Bank 116 - MGTREFCLK1P_116
NET FMC2_HPC_DP5_C2M_P LOC = T4 ; # Bank 116 - MGTXTXP1_116
NET FMC2_HPC_DP5_M2C_P LOC = V4 ; # Bank 116 - MGTXRXP1_116
NET FMC2_HPC_DP5_C2M_N LOC = T3 ; # Bank 116 - MGTXTXN1_116
NET FMC2_HPC_DP5_M2C_N LOC = V3 ; # Bank 116 - MGTXRXN1_116
NET FMC2_HPC_DP4_C2M_P LOC = U2 ; # Bank 116 - MGTXTXP0_116
NET FMC2_HPC_DP4_M2C_P LOC = W6 ; # Bank 116 - MGTXRXP0_116
NET FMC2_HPC_DP4_C2M_N LOC = U1 ; # Bank 116 - MGTXTXN0_116
NET FMC2_HPC_DP4_M2C_N LOC = W5 ; # Bank 116 - MGTXRXN0_116
NET FMC2_HPC_DP3_C2M_P LOC = K4 ; # Bank 117 - MGTXTXP3_117
NET FMC2_HPC_DP3_M2C_P LOC = J6 ; # Bank 117 - MGTXRXP3_117
NET FMC2_HPC_DP3_C2M_N LOC = K3 ; # Bank 117 - MGTXTXN3_117
NET FMC2_HPC_DP3_M2C_N LOC = J5 ; # Bank 117 - MGTXRXN3_117
NET FMC2_HPC_DP2_C2M_P LOC = L2 ; # Bank 117 - MGTXTXP2_117
NET FMC2_HPC_DP2_M2C_P LOC = L6 ; # Bank 117 - MGTXRXP2_117
NET FMC2_HPC_DP2_C2M_N LOC = L1 ; # Bank 117 - MGTXTXN2_117
NET FMC2_HPC_GBTCLK0_M2C_C_P LOC = K8 ; # Bank 117 - MGTREFCLK0P_117
NET FMC2_HPC_DP2_M2C_N LOC = L5 ; # Bank 117 - MGTXRXN2_117
NET FMC2_HPC_GBTCLK0_M2C_C_N LOC = K7 ; # Bank 117 - MGTREFCLK0N_117
#NET 15N556 LOC = M7 ; # Bank 117 - MGTREFCLK1N_117
#NET 15N557 LOC = M8 ; # Bank 117 - MGTREFCLK1P_117
NET FMC2_HPC_DP1_C2M_P LOC = M4 ; # Bank 117 - MGTXTXP1_117
NET FMC2_HPC_DP1_M2C_P LOC = N6 ; # Bank 117 - MGTXRXP1_117
NET FMC2_HPC_DP1_C2M_N LOC = M3 ; # Bank 117 - MGTXTXN1_117
NET FMC2_HPC_DP1_M2C_N LOC = N5 ; # Bank 117 - MGTXRXN1_117
NET FMC2_HPC_DP0_C2M_P LOC = N2 ; # Bank 117 - MGTXTXP0_117
NET FMC2_HPC_DP0_M2C_P LOC = P8 ; # Bank 117 - MGTXRXP0_117
NET FMC2_HPC_DP0_C2M_N LOC = N1 ; # Bank 117 - MGTXTXN0_117
NET FMC2_HPC_DP0_M2C_N LOC = P7 ; # Bank 117 - MGTXRXN0_117
NET FMC1_HPC_DP7_C2M_P LOC = F4 ; # Bank 118 - MGTXTXP3_118
NET FMC1_HPC_DP7_M2C_P LOC = E6 ; # Bank 118 - MGTXRXP3_118
Содержание VC707
Страница 1: ...VC707 Evaluation Board for the Virtex 7 FPGA User Guide UG885 v1 2 February 1 2013...
Страница 74: ...74 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Chapter 1 VC707 Evaluation Board Features...
Страница 94: ...94 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix D Board Setup...
Страница 96: ...96 www xilinx com VC707 Evaluation Board UG885 v1 2 February 1 2013 Appendix E Board Specifications...