MicroBlaze Processor Reference Guide
29
UG081 (v14.7)
Registers
29
C
Arithmetic Carry
0 = No Carry (Borrow)
1 = Carry (No Borrow)
Read/Write
0
30
IE
Interrupt Enable
0 = Interrupts disabled
1 = Interrupts enabled
Read/Write
0
31
-
Reserved
0
1. The MMU exceptions (Data Storage Exception, Instruction Storage Exception, Data TLB Miss Exception,
Instruction TLB Miss Exception) cannot be disabled, and are not affected by this bit.
2. This bit is only used for integer divide-by-zero or divide overflow signaling. There is a floating point equivalent
in the FSR. The DZO-bit flags divide by zero or divide overflow conditions regardless if the processor is
configured with exception handling or not.
Table 2-9:
Machine Status Register (MSR)
(Continued)
Bits
Name
Description
Reset Value
Содержание MicroBlaze
Страница 1: ...MicroBlaze Processor Reference Guide Embedded Development Kit EDK 14 7 UG081 v14 7...
Страница 4: ...MicroBlaze Processor Reference Guide www xilinx com UG081 v14 7...
Страница 8: ...8 www xilinx com MicroBlaze Processor Reference Guide UG081 v14 7 Chapter 1 Introduction Send Feedback...
Страница 262: ...262 www xilinx com MicroBlaze Processor Reference Guide UG081 v14 7 Send Feedback...