MicroBlaze Processor Reference Guide
143
UG081 (v14.7)
MicroBlaze Core Configurability
C_DCACHE_LINE_LEN
Data cache line length
4, 8
4
integer
C_DCACHE_ALWAYS_USED
Data cache interface used
for all accesses in the
cacheable range
0, 1
0
integer
C_DCACHE_INTERFACE
Data cache CacheLink
interface protocol
0 = DXCL
1 = DXCL2
0, 1
0
yes
integer
C_DCACHE_FORCE_TAG_LUTRAM
Data cache tag always
implemented with
distributed RAM
0, 1
0
integer
C_DCACHE_USE_WRITEBACK
Data cache write-back
storage policy used
0, 1
0
integer
C_DCACHE_VICTIMS
Data cache victims
0, 2, 4, 8
0
integer
C_DCACHE_DATA_WIDTH
Data cache data width
0 = 32 bits
1 = Full cache line
2 = 512 bits
0, 1, 2
0
integer
C_DCACHE_ADDR_TAG
Data cache address tags
0-25
17
yes
integer
C_DCACHE_BYTE_SIZE
Data cache size
64, 128, 256,
512, 1024,
2048, 4096,
8192, 16384,
32768,
65536
8192
integer
C_DCACHE_USE_FSL
Cache over CacheLink
instead of peripheral bus
for data
1
1
integer
C_DPLB_DWIDTH
Data side PLB data width
32
32
integer
C_DPLB_NATIVE_DWIDTH
Data side PLB native data
width
32
32
integer
C_DPLB_BURST_EN
Data side PLB burst enable
0
0
integer
C_DPLB_P2P
Data side PLB Point-to-
point
0, 1
0
integer
Table 3-18:
MPD Parameters
(Continued)
Parameter Name
Feature/Description
Allowable
Values
Default
Value
EDK
Tool
Assig
ned
VHDL Type
Содержание MicroBlaze
Страница 1: ...MicroBlaze Processor Reference Guide Embedded Development Kit EDK 14 7 UG081 v14 7...
Страница 4: ...MicroBlaze Processor Reference Guide www xilinx com UG081 v14 7...
Страница 8: ...8 www xilinx com MicroBlaze Processor Reference Guide UG081 v14 7 Chapter 1 Introduction Send Feedback...
Страница 262: ...262 www xilinx com MicroBlaze Processor Reference Guide UG081 v14 7 Send Feedback...