XAUI v12.3 Product Guide
35
PG053 April 6, 2016
Chapter 2:
Product Specification
MDIO Register 1.0: PMA/PMD Control 1
shows the MDIO Register 1.0: PMA/PMD Control 1.
shows the PMA Control 1 register bit definitions.
3.16 to 3.23
Reserved
3.24
10GBASE-X PCS Status
3.25
10GBASE-X Test Control
3.26 to 3.65 535
Reserved
X-Ref Target - Figure 2-1
Figure 2
‐
1:
PMA/PMD Control 1 Register
Table 2
‐
15:
PMA/PMD Control 1 Register Bit Definitions
Bit
Name
Description
Attributes
Default
Value
1.0.15
Reset
1 = Block reset
0 = Normal operation
The XAUI block is reset when this bit is set to 1. It
returns to 0 when the reset is complete. The
soft_reset pin is connected to this bit. This can be
connected to the reset of any other MMDs.
R/W
Self-clearing
0
1.0.14
Reserved
The block always returns 0 for this bit and ignores
writes.
R/O
0
1.0.13
Speed
Selection
The block always returns 1 for this bit and ignores
writes.
R/O
1
1.0.12
Reserved
The block always returns 0 for this bit and ignores
writes.
R/O
0
1.0.11
Power
down
1 = Power down mode
0 = Normal operation
When set to 1, the serial transceivers are placed in
a low-power state. Set to 0 to return to normal
operation
R/W
0
1.0.10:7
Reserved
The block always returns 0 for these bits and
ignores writes.
R/O
All 0s
Table 2
‐
14:
10GBASE-X PCS/PMA MDIO Registers
(Cont’d)
Register Address
Register Name
RESET
RSVD
RSVD
RSVD
RSVD
POWER DOWN
LOOPBACK
SPEED
SPEED
SPEED
15 14 13 12 11 10
7
6
5
2
1
0
Reg 1.0
X13682