XAUI v12.3 Product Guide
60
PG053 April 6, 2016
Chapter 2:
Product Specification
MDIO Register 5.25: 10G DTE XGXS Test Control
shows the MDIO Register 5.25: 10G DTE XGXS Test Control.
shows the 10G DTE XGXS Test Control register bit definitions.
X-Ref Target - Figure 2-28
Figure 2
‐
28:
10G DTE XGXS Test Control Register
RSVD
TEST
P
A
TTERN ENABLE
TEST
P
A
TTERN SELECT
15
3
2
1
0
Reg 5.25
X13718
Table 2
‐
43:
10G DTE XGXS Test Control Register Bit Definitions
Bit
Name
Description
Attributes
Default Value
5.25.15:3
Reserved
The block always returns 0 for these bits.
R/O
All 0s
5.25.2
Transmit Test
Pattern Enable
1 = Transmit test pattern enable
0 = Transmit test pattern disabled
R/W
0
5.25.1:0
Test Pattern
Select
11 = Reserved
10 = Mixed frequency test pattern
01 = Low frequency test pattern
00 = High frequency test pattern
R/W
00