XAUI v12.3 Product Guide
142
PG053 April 6, 2016
Appendix D:
Additional Resources and Legal Notices
Please Read: Important Legal Notices
The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the
maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS
ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF
MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether
in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related
to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special,
incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a
result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised
of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of
updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials
without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to
Xilinx's Terms of Sale which can be viewed at
http://www.xilinx.com/legal.htm#tos
; IP cores may be subject to warranty and support
terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any
application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications,
please refer to Xilinx's Terms of Sale which can be viewed at
http://www.xilinx.com/legal.htm#tos
© Copyright 2012–2016 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated
brands included herein are trademarks of Xilinx in the United States and other countries. The PowerPC name and logo are
registered trademarks of IBM Corp. and used under license. All other trademarks are the property of their respective owners.
06/04/2014
12.1
• Added User Parameters to Design Flow Steps chapter.
• Added Device Migration to Migrating and Upgrading appendix.
04/02/2014
12.1
• Replaced “Kintex UltraScale” with UltraScale “architecture”.
• Added example xdc for placement of GTHE3 transceivers in UltraScale
architecture.
12/18/2013
12.1
• Added UltraScale™ architecture support.
• Updated resource tables for all devices.
• Updated Transceiver Control and Status Ports table for 7 Series FPGAs.
• Added Transceiver Control and Status Ports table for Kintex® UltraScale™
devices.
• Added clocking example deign information for Kintex UltraScale devices.
10/02/2013
12.0
• Revision number advanced to 12.0 to align with core version number.
• Updated clocking scheme.
• Added transceiver control and status port support. Updated Table 2-7.
• Added “Upgrading in the Vivado Design Suite” section to Appendix B,
Migrating and Upgrading
• Updated screen captures in Chapter 7.
03/20/2013
2.0
• Updated for core version 11.0 and Vivado Design Suite release.
• Removed all ISE, Virtex®-6, Virtex-5, Virtex-4, and Spartan®-6 material.
• Updated Debug appendix.
• Added core top level changes to include transceivers and supporting logic.
• Added hierarchical XDC support.
• Added Artix®-7 FPGA 20G support.
07/25/2012
1.0
Initial Xilinx release. This new product guide is based on ds266 and ug150.
Date
Version
Revision