XAUI v12.3 Product Guide
113
PG053 April 6, 2016
Chapter 8
Detailed Example Design
and
illustrate the top-level example design for the core with the two
different configurations of the shared logic feature for 7 series FPGAs.
X-Ref Target - Figure 8-1
Figure 8
‐
1:
Example HDL Wrapper for XAUI with Shared Logic in the Example Design
(7-Series FPGAs)
X13673
component_name_gt_wrapper.vhd/v
Transceiver
component_name_gt_wrapper_gt.vhd/v
Transceiver
component_name_gt_wrapper_gt.vhd/v
Transceiver
component_name_gt_wrapper_gt.vhd/v
Transceiver
component_name_gt_wrapper_gt.vhd/v
Transceiver
COMMON
XAUI Encrypted HDL
Clock Logic
component_name_clk_clocking.vhd/v
Reset Logic
component_name_clk_resets.vhd/v
Reg
In
Reg
Out
Support
Clocking
component_name_support_clocking.vhd/v
component_name.vhd/v
component_name_example_design.vhd/v
Virtex7/Kintex7/Artix7 FPGA