XAUI v12.3 Product Guide
62
PG053 April 6, 2016
Chapter 2:
Product Specification
shows the PHY XS Control 1 register bit definitions.
MDIO Register 4.1: PHY XS Status 1
shows the MDIO Register 4.1: PHY XS Status 1.
Table 2
‐
45:
PHY XS Control 1 Register Bit Definitions
Bit
Name
Description
Attributes
Default
Value
4.0.15
Reset
1 = Block reset
0 = Normal operation
The XAUI block is reset when this bit is set to 1. It
returns to 0 when the reset is complete.
R/W
Self-clearing
0
4.0.14
Loopback
1 = Enable loopback mode
0 = Disable loopback mode
The XAUI block loops the signal in the serial
transceivers back into the receiver.
R/W
0
4.0.13
Speed
Selection
The block always returns 1 for this bit and ignores
writes.
R/O
1
4.0.12
Reserved
The block always returns 0 for this bit and ignores
writes.
R/O
0
4.0.11
Power down
1 = Power down mode
0 = Normal operation
When set to 1, the serial transceivers are placed in a
low-power state. Set to 0 to return to normal
operation
R/W
0
4.0.10:7
Reserved
The block always returns 0s for these bits and ignores
writes.
R/O
All 0s
4.0.6
Speed
Selection
The block always returns 1 for this bit and ignores
writes.
R/O
1
4.0.5:2
Speed
Selection
The block always returns 0s for these bits and ignores
writes.
R/O
All 0s
4.0.1:0
Reserved
The block always returns 0s for these bits and ignores
writes.
R/O
All 0s
X-Ref Target - Figure 2-30
Figure 2
‐
30:
PHY XS Status 1 Register
RSVD
RSVD
RSVD
LOCAL
F
AUL
T
LOW POWER
ABILITY
RX LINK ST
A
TUS
15
8 7
6
3
2
1
0
Reg 4.1
X13702