XAUI v12.3 Product Guide
94
PG053 April 6, 2016
Chapter 6:
Design Considerations
X-Ref Target - Figure 6-5
Figure 6
‐
5:
Clock Scheme for Internal Client-Side Interface UltraScale Architecture GTY
Transceiver Shared Logic in Example Design
Shareable logic
*7<(B&20021
*75()&/.
43//287&/.
43//2875()&/.
*7<(B&+$11(/
43//5()&/.
43//&/.
7;865&/.
7;865&/.
5;865&/.
5;865&/.
7;287&/.
'&/.
UHIFONBS
UHIFONBQ
UHIFON
GFON
;$8,(QFU\SWHG+'/
&25(
FON
XVUFON
&ORFN/RJLF
;
IBUFDS_GTE3
%8)*B*7
%8)*
FONBRXW
0+]
GHIDXOW
*7<(8OWUD6FDOH