XAUI v12.3 Product Guide
97
PG053 April 6, 2016
Chapter 6:
Design Considerations
7 Series FPGA GTH Transceivers
A single IBUFDS_GTE2 module is used to feed the reference clock to the GTHE2_CHANNEL
PLL (CPLL). The IBUFDS_GTE2 is included in the Shared Logic level of hierarchy and so can
be included either in the example design or alternatively inside the core. See
and
respectively for the shared logic to be included in the example design or in the
core.
X-Ref Target - Figure 6-7
Figure 6
‐
7:
Clock Scheme for Internal Client-Side Interface 7 Series FPGA GTH Transceiver
Shared Logic in Example Design
GTHE2_CHANNEL
GTREFCLK
TXUSRCLK
TXUSRCLK2
RXUSRCLK
RXUSRCLK2
TXOUTCLK
DCLK
refclk_p
refclk_n
refclk
dclk
BUFG
XAUI Encrypted HDL
Shareable logic
CORE
clk156
usrclk
Clock Logic
Virtex7
x13730
IBUFDS_GTE2
BUFG
0+]
GHIDXOW
clk156_out