VXI Technology, Inc.
34
VM1548C Programming
VMIP
Bus
Timing
and
Control
Direction
Control
I/O
Data
Buffer
(ports
0,1,2)
I/O
Word
Buffer
Port
Decoder
OR
Read /
Write
Data
Buffer
Write
Clock
Enable
Trigger
Select
I/O
Data
Buffers
(ports
3,4,5)
I/O
Word
Buffer
Trigger
In Mux
33K
200K
I/O from
front panel
120
22
47K
100pF
CLK from
front panel
VCC
TRIGIN0-7
TRIGIN*
D8-D15
Control Lines
WRITE*
DOE*
Address 0,1,2
Data Bus
Data Bus
READ <port>
READ
Data Bus
CLKIN <port>
IN*/OUT <port>
22
22
Data Bus
PORT1*
PORT2*
D8-D15
OUTENA0
WRITE0
Data Bus
CLKOUTENA0
IN*/OUT <port>
CLKOUT <port>
PORT3*
WRITE0
CLKOUT <port>
IN*/OUT <port>
READ
READ <port>
CLKIN <port>
CLOCK0
PORTENA*
TINENA*
TINSEL0,1,2
F
IGURE
3-3:
W
RITE
/R
EAD
The
INP:REG:SOUR <port> EXT
commands select the external clock for <port> as the clock
input for the trigger method to input data from the UUT. When the commands are received, the
VM1548C timing and control circuitry will generate the PORTENA* signal to the port decoder.
The port decoder then clocks the write clock enable latch selecting the CLKINENA. The
CLKINENA signals are applied to the I/O data and word buffers enabling the input clock line.
The
INP:REG:POL <port> INV
command
causes the timing and control circuitry to select the
falling edge of the external clock as the CLKIN <port> for the I/O data buffers.
Содержание VM1548C
Страница 2: ...2...
Страница 5: ...www vxitech com VM1548C Preface 5 Clock Enable 102 Latch Data 103 Read Data 104 INDEX 105...
Страница 16: ...VXI Technology Inc 16 VM1548C Introduction...
Страница 44: ...VXI Technology Inc 44 VM1548C Programming...
Страница 96: ...VXI Technology Inc 96 VM1548C Command Dictionary...