PJ.1/TDI/TCLK
PJ.2/TMS
PJ.3/TCK
From JTAG
1
0
PJDIR.x
PJIN.x
EN
1
0
From JTAG
PJOUT.x
1
0
DV
SS
DV
CC
PJREN.x
Pad Logic
1
PJDS.x
0: Low drive
1: High drive
D
DVSS
To JTAG
PJ.0/TDO
From JTAG
1
0
PJDIR.0
PJIN.0
EN
1
0
From JTAG
PJOUT.0
1
0
DV
SS
DV
CC
PJREN.0
Pad Logic
1
PJDS.0
0: Low drive
1: High drive
D
DVCC
MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
www.ti.com
6.13.14 Port J, J.0 JTAG Pin TDO, Input/Output With Schmitt Trigger or Output
Figure 6-15. Port J (PJ.0) Schematic
6.13.15 Port J, J.1 to J.3 JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt
Trigger or Output
Figure 6-16. Port PJ (PJ.1 to PJ.3) Schematic
98
Detailed Description
Copyright © 2010–2015, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Содержание MSP430F5333
Страница 110: ......