P5.2
P5.3
P5.4
P5.5
P5.6/ADC12CLK/DMAE0
P5.7/RTCCLK
Direction
0: Input
1: Output
P5SEL.x
P5DIR.x
P5IN.x
EN
Module X IN
1
0
Module X OUT
P5OUT.x
1
0
DV
SS
DV
CC
P5REN.x
Pad Logic
1
P5DS.x
0: Low drive
1: High drive
D
MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
www.ti.com
6.13.6 Port P5, P5.2 to P5.7, Input/Output With Schmitt Trigger
Figure 6-7. Port P5 (P5.2 to P5.7) Schematic
Table 6-54. Port P5 (P5.2 to P5.7) Pin Functions
CONTROL BITS OR SIGNALS
PIN NAME (P5.x)
x
FUNCTION
P5DIR.x
P5SEL.x
P5.2
2
P5.2 (I/O)
I: 0; O: 1
0
P5.3
3
P5.3 (I/O)
I: 0; O: 1
0
P5.4
4
P5.4 (I/O)
I: 0; O: 1
0
P5.5
5
P5.5 (I/O)
I: 0; O: 1
0
P5.6/ADC12CLK/DMAE0
6
P5.6 (I/O)
I: 0; O: 1
0
ADC12CLK
1
1
DMAE0
0
1
P5.7/RTCCLK
7
P5.7 (I/O)
I: 0; O: 1
0
RTCCLK
1
1
88
Detailed Description
Copyright © 2010–2015, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Содержание MSP430F5333
Страница 110: ......