Unified
Clock
System
256KB
128KB
Flash
18KB/
10KB
RAM
+8B Backup
RAM
MCLK
ACLK
SMCLK
I/O Ports
P1/P2
2×8 I/Os
Interrupt
Capability
PA
1×16 I/Os
CPUXV2
and
Working
Registers
EEM
(L: 8+2)
XIN XOUT
JTAG/
SBW
Interface/
Port PJ
PA
PB
PC
PD
DMA
6 Channel
XT2IN
XT2OUT
Power
Management
LDO
SVM/SVS
Brownout
SYS
Watchdog
P2 Port
Mapping
Controller
I/O Ports
P3/P4
2×8 I/Os
Interrupt
Capability
PB
1×16 I/Os
I/O Ports
P5/P6
2×8 I/Os
PC
1×16 I/Os
I/O Ports
P7/P8
1×6 I/Os
PD
1×14 I/Os
1×8 I/Os
I/O Ports
P9
1×8 I/Os
PE
1×8 I/Os
MPY32
TA0
Timer_A
5 CC
Registers
TA1 and
TA2
2 Timer_A
each with
3 CC
Registers
TB0
Timer_B
7 CC
Registers
CRC16
USCI0,1
Ax: UART,
IrDA, SPI
Bx: SPI, I2C
ADC12_A
200 KSPS
16 Channels
(12 ext/4 int)
Autoscan
12 Bit
DV
CC
DV
SS
AV
CC
AV
SS
P1.x
P2.x
P3.x
P4.x
P5.x
P6.x
P7.x
P8.x
P9.x
RST/NMI
REF
Reference
1.5V, 2.0V,
2.5V
Comp_B
PJ.x
RTC_B
Battery
Backup
System
PU Port
LDO
PU.0
PU.1
LDOO LDOI
Unified
Clock
System
256KB
128KB
Flash
MCLK
ACLK
SMCLK
I/O Ports
P1/P2
2×8 I/Os
Interrupt
Capability
PA
1×16 I/Os
CPUXV2
and
Working
Registers
EEM
(L: 8+2)
XIN XOUT
JTAG/
SBW
Interface/
Port PJ
PA
PB
PC
PD
DMA
6 Channel
XT2IN
XT2OUT
Power
Management
LDO
SVM/SVS
Brownout
SYS
Watchdog
P2 Port
Mapping
Controller
I/O Ports
P3/P4
2×8 I/Os
Interrupt
Capability
PB
1×16 I/Os
I/O Ports
P5/P6
2×8 I/Os
PC
1×16 I/Os
I/O Ports
P7/P8
1×6 I/Os
PD
1×14 I/Os
1×8 I/Os
I/O Ports
P9
1×8 I/Os
PE
1×8 I/Os
MPY32
TA0
Timer_A
5 CC
Registers
TA1 and
TA2
2 Timer_A
each with
3 CC
Registers
TB0
Timer_B
7 CC
Registers
RTC_B
Battery
Backup
System
CRC16
USCI0,1
Ax: UART,
IrDA, SPI
Bx: SPI, I2C
ADC12_A
200 KSPS
16 Channels
(12 ext/4 int)
Autoscan
12 Bit
DV
CC
DV
SS
AV
CC
AV
SS
P1.x
P2.x
P3.x
P4.x
P5.x
P6.x
P7.x
P8.x
P9.x
RST/NMI
REF
Reference
1.5V, 2.0V,
2.5V
DAC12_A
12 bit
2 channels
voltage out
Comp_B
PJ.x
18KB
RAM
+8B Backup
RAM
PU Port
LDO
PU.0
PU.1
LDOO LDOI
MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
www.ti.com
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
1.4
Functional Block Diagrams
Figure 1-1
shows the functional block diagram for the MSP430F5338 and MSP430F5336 devices.
Figure 1-1. Functional Block Diagram – MSP430F5338, MSP430F5336
Figure 1-2
shows the functional block diagram for the MSP430F5335 and MSP430F5333 devices.
Figure 1-2. Functional Block Diagram – MSP430F5335, MSP430F5333
Copyright © 2010–2015, Texas Instruments Incorporated
Device Overview
3
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Содержание MSP430F5333
Страница 110: ......