Rev. 2.0, 11/00, page 949 of 1037
H'D0A4: CTL Gain Control Register CTLGR: Servo Port
0
0
1
0
2
0
3
0
4
0
5
6
7
CTLFB
CTLGR3
CTLGR2
CTLGR1
CTLGR0
1
1
R/W
R/W
R/W
0
CTLE/A
R/W
R/W
R/W
CTL select bit
0 AMP output
1 EXCTL
CTL amp feedback SW bit
0 CTLFB SW is OFF
1 CTLFB SW is ON
CTL amp gain setting bit
CTLGR3 CTLGR2 CTLGR1 CTLGR0 CTL outpu gain
0 0 0 0 34.0 dB
1 36.5 dB
1 0 39.0 dB
1 41.5 dB
1 0 0 44.0 dB
1 46.5 dB
1 0 49.0 dB
1 51.5 dB
1 0 0 0 54.0 dB
1 56.5 dB
1 0 59.0 dB
1 61.5 dB
1 0 0 64.0 dB
*
1 66.5 dB
*
1 0 69.0 dB
*
1 71.5 dB
*
Bit :
Initial value :
R/W :
—
—
—
—
Note:
*
With a setting of 64.0dB or more, the CTLAMP is in a
very sensitive status. When configuring the set board,
be concerned about countermeasure against noise
around the control head signal input port.
Also, thoroughly set the filter between the CTLAMP
and CTLSMT.
H'D0B0: Vertical Sync Signal Threshold Value Register VTR: Sync Detector (Servo)
0
0
1
0
W
2
0
W
3
0
4
0
W
5
0
6
1
7
W
W
W
VTR5
VTR4
VTR3
VTR2
VTR1
VTR0
1
Bit :
Initial value :
R/W :
—
—
—
—
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...